Go to
Luca Benini
Deep Learning with Low Precision Hardware - Challenges and Opportunities for Logic Synthesis
Professor
Integrated Systems Laboratory
Digital Circuits and Systems Group
ETHZ, Zurich, Switzerland
Friday, 29 September 2017 at 9:20 in room BC 420
Abstract:
Deep learning has taken the world of cloud services by storm in just a couple of years. Now we are bracing for the next wave of embedded deep learning applications. In this context, however, power is tightly bound and general-purpose floating-point (FP) computations for inference and learning are too power hungry, and researchers in industry and academia are rushing to find robust and accurate solutions for deep learning on low-precision hardware. In this talk I will survey recent progress in this very rapidly evolving area and highlight opportunities for logic synthesis engines to provide differentiating value by enabling computer-aided optimal approximations and limited quality degradation, or even quality improvements, with respect to standard FP-based arithmetic circuits.
About the speaker:
Luca Benini is the chair of Digital Circuits and Systems at ETHZ. He has served as Chief Architect for the Platform2012/STHORM project in STmicroelectronics, Grenoble in the period 2009-2013. He has held visiting and consulting researcher positions at EPFL, IMEC, Hewlett-Packard Laboratories, Stanford University. He is also a Professor at University of Bologna, Italy.
Dr. Benini's research interests are in energy-efficient system design and Multi-Core SoC design. He is also active in the area of energy-efficient smart sensors and sensor networks for biomedical and ambient intelligence applications. In these areas he has coordinated tens of funded projects, including an on-going ERC Advanced Grant on Multi-scale thermal management of Computing Systems.
He has published more than 700 papers in peer-reviewed international journals and conferences, four books and several book chapters (h-index=82 on Google Scholar). He has been General Chair of the IEEE/ACM Symposium on Low Power Electronics, Network on Chip Symposium and Design and Test in Europe Conference. He is associate editor of the IEEE Transactions on Computer-Aided Design and of the ACM Transactions on Embedded Computing Systems. He is a Fellow of the IEEE and a member of the Academia Europaea and has served for two terms as a member of the steering board of the ARTEMISIA European Association on Advanced Research & Technology for Embedded Intelligence and Systems.
Secondary navigation
- EPFL Workshop on Logic Synthesis and Emerging Technologies
- Luca Amaru
- Luca Benini
- Giovanni De Micheli
- Srini Devadas
- Antun Domic
- Rolf Drechsler
- Pierre-Emmanuel Gaillardon
- Jie-Hong Roland Jiang
- Akash Kumar
- Shahar Kvatinsky
- Yusuf Leblebici
- Shin-ichi Minato
- Alan Mishchenko
- Vijaykrishnan Narayanan
- Ian O'Connor
- Andre Inacio Reis
- Martin Roetteler
- Julien Ryckaert
- Mathias Soeken
- Christof Teuscher
- Zhiru Zhang
- Symposium on Emerging Trends in Computing
- Layout synthesis: A golden DA topic
- EPFL Workshop on Logic Synthesis & Verification
- Luca Amaru
- Luca Benini
- Robert Brayton
- Maciej Ciesielski
- Valentina Ciriani
- Jovanka Ciric-Vujkovic
- Jason Cong
- Jordi Cortadella
- Giovanni De Micheli
- Antun Domic
- Rolf Drechsler
- Henri Fraisse
- Paolo Ienne
- Viktor Kuncak
- Enrico Macii
- Igor Markov
- Steven M. Nowick
- Tsutomu Sasao
- Alena Simalatsar
- Leon Stok
- Dirk Stroobandt
- Tiziano Villa
- Symposium on Emerging Trends in Electronics
- Raul Camposano
- Anantha Chandrakasan
- Jo De Boeck
- Gerhard Fettweis
- Steve Furber
- Philippe Magarshack
- Takayasu Sakurai
- Alberto Sangiovanni-Vincentelli
- Ken Shepard
- VENUE
- Panel on Circuits in Emerging Nanotechnologies
- Panel on Emerging Methods of Computing
- Panel on The Role of Universities in the Emerging ICT World
- Panel on Design Challenges Ahead
- Panel on Alternative Use of Silicon
- Nano-Bio Technologies for Lab-on-Chip
- Functionality-Enhanced Devices Workshop
- More Moore: Designing Ultra-Complex System-on-Chips
- Design Technologies for a New Era
- Nanotechnology for Health
- Secure Systems Design
- Surface Treatments and Biochip Sensors
- Security/Privacy of IMDs
- Nanosystem Design and Variability
- Past Events Archive
On-Line Registration
Workshop registration is mandatory but free of charge. Please click here to go to the on-line registration form.
Thank you very much for your interest in our workshop. Registration is now closed.
Downloads
Presentation slides:
Venue
All talks will take place at EPFL room BC 420. Please click here to go to the interactive EPFL map.