# Devices and Circuits using Novel 2-Dimensional Materials: a Perspective for Future VLSI Systems

Giovanni Resta, Student Member IEEE Alessandra Leonhardt, Yashwanth Balaji, Stefan De Gendt, Senior Member IEEE, Pierre-Emmanuel Gaillardon, Senior Member IEEE, Giovanni De Micheli, Fellow IEEE,

Abstract—Here, we review the most recent developments in the field of 2D electronics. We focus first on the synthesis of 2Dmaterials, discussing the different growth techniques currently available and assessing their strengths and weaknesses. Moreover, we describe a possible roadmap to enable CMOS compatible integration of 2D materials. We then shift our attention to 2D devices and circuits, and review the state-of-the-art. Amongst the plethora of device concepts we look closely at 2D tunnel FETs (TFETs) and negative capacitance FETs (NC-FETs) for low power applications. We also put particular emphasis on dopingfree polarity-controllable systems, that use electrostatic doping to eliminate the need for physical or chemical doping. We conclude with an analysis of simulations of scaled devices and discuss the possibilities enabled at circuit level by 2D electronics.

*Index Terms*—2D materials, TMDCs, Beyond CMOS, integration, Growth, Transfer, Low power, polarity-control, doping-free, scaling.

# I. INTRODUCTION

**R** ESEARCH on 2-dimensional (2D) materials has experienced remarkable growth in the last decade. Major semiconductor companies are looking with interest at this novel class of materials, in the hope of addressing the shortcomings that are making scaling of silicon-based electronic devices increasingly difficult.

Despite the diversity in conduction properties and atomic composition, all 2D materials are composed by covalentlybonded in-plane layers that are held together by weak Vander-Waals interactions to form a 3D crystal. Each layer has a uniform thickness ranging from 0.3 to 0.7 nm, depending on its atomic structure (*e.g.* graphene is composed by a single layer of carbon atoms, while in general a transition metal dichalcogenide (TMDC) layer with a general formula of  $MX_2$ is composed by a transition metal (M), sandwiched between two chalcogen atoms (X)) [1], [2]. The weak Van-der-Waals interaction are present in the out-of-plane direction thanks to the pristine surface of each layer, *i.e.* no presence of dangling bonds. This peculiar layered structure, together with certain

P.-E. Gaillardon is with the Department of Electrical and Computer Engineering, University of Utah, 84112 Salt Lake City, Utah, USA

Manuscript received April 30, 2019.

optical and electrical properties, had already been discovered in 1947 for graphite [1] and in 1969 for TMDCs [2]. It wasn't however until the pioneering work of Novoselov et al. in 2004, that a graphite monolayer (now commonly know as graphene) was isolated and studied [3], effectively marking the beginning of 2D electronics. However, the semi-metallic nature of graphene prevents it to be used as the primary vehicle for novel digital transistors and circuits. Amongst TMDC materials, the most studied are the ones formed by group IV (zirconium (Zr) and hafnium (Hf)) and group VI metals (molybdenum (Mo) and tungsten (W)), however other materials formed by different metals, such as platinum (Pt), rhenium (Re) and tin (Sn) are currently gaining interest. These materials show a semiconducting behaviour and have exhibited excellent electrical properties [4]-[6], that will be further analyzed in Sec. IV. The presence of a sizeable bandgap (1-2 eV) makes TMDC materials appealing for electronics applications, as it allows us to realize devices with low leakage level and high ON/OFF current ratios [7]-[10]. Amongst the other remarkable features of TMDCs, their layered structure provides 2D films of controllable uniform thickness with dangling-bond free interfaces. Moreover, their extreme thinness and low inplane dielectric constant alleviate short-channel effects (SCE) and drain-induced-barrier-lowering (DIBL) [11], [12], which are detrimental to device performance. The high effective mass of charge carriers (especially with respect to III-V materials) helps reducing direct source-to-drain tunneling at ultra-scaled dimensions [13], [14] providing a better control of the device OFF-state by the gate terminals. 2D materials are appealing for future VLSI systems and there are several areas in which they could bring novel functionality in electronic systems. However, several challenges still remain for high quality growth and successful integration, and experimental demonstrations are still far from simulated devices performances.

This review is organized as follows. In Sec. II, we focus on the synthesis of 2D-materials. We highlight the different approaches that are considered for growth of 2D materials on existing CMOS logic, back-end-of-the-line (BEOL) integration, and discuss the need for the development of an efficient transfer technique. We also focus on the possibility of synthesizing lateral and vertical heterostructures, which are appealing for TFETs applications. In Sec. III, we describe a possible roadmap to enable CMOS compatible integration of 2D materials, highlighting the main challenges that still have to be overcome. In Sec. IV, we shift our attention to 2D devices and circuits, and review the state-of-the-art. Amongst the plethora of device concepts, in Sec. V we look more closely

G. Resta and G. De Micheli are with the Integrated Systems Laboratory, Swiss Federal Institute of Technology Lausanne (EPFL), Lausanne 1015 Switzerland (e-mail: giovanni.resta@epfl.ch)

A. Leonhardt, Y. Balaji and S. De Gendt are with imec, Kapeldreef 75, B-3001 Leuven, Belgium

A. Leonhardt and S. De Gendt are with the Department of Chemistry, K.U. Leuven, Celestijnenlaan 200F, B-3001 Leuven, Belgium (e-mail: alessandra.leonhardt@imec.be).

Y. Balaji is with the Department Material Technology, K.U. Leuven, Leuven, Belgium



Fig. 1. Relevant metrics for synthesis and transfer of 2D materials, with notable examples. Crystalline quality and wide material selection are important to allow high performance devices. Transfer is a generic approach to allow integration in arbitrary substrates or assembly of heterostructures. Large area uniformity is essential to both synthesis and transfer, to allow low variability in material properties over wafer scales. Adapted with permission from [15]–[20].

at 2D tunnel FETs (TFETs) and negative capacitance FETs (NC-FETs) for low power applications. Sec. VI is dedicated to doping-free polarity-controllable systems, that use electrostatic doping to eliminate the need for physical or chemical doping on 2D materials. Finally, in Sec. VII, we look at scaling opportunities for different types of 2D devices and evaluate their projected performances.

# II. SYNTHESIS AND TRANSFER OF 2D MATERIALS

The first works with monolayer (1L) and multilayer (ML) 2D materials were all done on exfoliated flakes, from the pioneering work on graphene [3], which led to a Nobel Prize in physics, to several demonstrations with transition metal dichalcogenides (TMDCs) [7], [21]-[23]. Exfoliation results in high crystalline quality flakes which are used to understand the fundamental properties of 2D materials, and pave the way for future applications. The non-deterministic nature of mechanical exfoliation, however, leads to fluctuations in flake thickness, lateral size and shape, all of which make it nonscalable to industrial integration. Logic circuits have been demonstrated on such exfoliated flakes [8], [24]–[27], but most reports involve a small number of devices and low level of integration. If 2D materials are to be considered for CMOS integration, large-area, uniform and high quality synthesis becomes a critical aspect to realize their full potential for future electronic circuits. Fig. 1(a) presents relevant metrics for the synthesis of 2D materials, namely the crystalline quality (e.g. grain size) of the grown layers, the possibility of growing a number of different materials and the large area uniformity of the synthetic layer. Two main synthesis approaches exist: growth directly on the device wafer, as often done for TMDCs [15], [17], [28], or growth on an optimized substrate, with a subsequent transfer step [18], [29] for integration. The optimal growth substrate changes with respect to the 2D material grown, with metal films being used for graphene [16], [30] and crystalline hexagonal-Boron Nitride (h-BN) [31], while the best results for TMDCs have been obtained

with sapphire [32], [33] or silicon dioxide  $(SiO_2)$  [34]. Direct growth is limited by the maximum temperature allowed at different process steps, especially when 2D materials are cointegrated with a standard silicon CMOS technology. This poses as a challenge, since heterogeneous co-integration is an attractive route to enhance the speed or functionality of silicon chips by employing 2D materials alongside current architectures. Examples include using graphene boosting for interconnects [35], where the presence of a graphene layer leads to a resistivity reduction in the metal line, and 2D TMDC transistors at the back-end-of-the-line (BEOL) [36], which can provide further functionalities in the framework of 3D scaling. However, if growth is limited to 450° C, for BEOL integration, the resulting material, in particular 2D TMDCs, is highly defective [37], [38]. Besides prohibitive temperatures, the growth environment (corrosive or metal-containing gases) can also result in lower reliability of the dielectric where the 2D material is grown. When using a dedicated growth substrate, the temperature limitations are lifted, which allows this approach to achieve high crystalline quality [30], [32]. The growth substrate can be carefully selected and tailored to achieve the best possible synthesis, where laver-by-laver growth has been demonstrated with precise atomic control and reduction of strain and doping effects [39]. This temperature flexibility comes at the expense of an additional transfer step, which decouples the growth parameters from the device integration.

Transfer allows high quality 2D materials to be integrated onto arbitrary substrates, which ranges from standard CMOS wafers (either in the front-end-of-the-line (FEOL) or BEOL) to flexible substrates [18]. It is, in principle, a generic approach, which allows the manipulation of different 2D materials with the same method [20]. In the context of logic devices, uniform transfer of large area 2D materials is a key challenge. Transfer relies on interface interactions between the original substrate, 2D material, and the target wafer, and is normally done using water or acid assisted intercalation [18], [29], [40], [41], which can introduce additional contamination or material modifications [42]-[44]. Understanding those interactions and being able to develop an all-dry process is critical to achieve uniform and repeatable transfer which has minimal impact on the 2D material. By allying 300 mm growth capabilities with standard wafer bonding tools, a uniform 300 mm dry transfer was recently reported [19]. Fig. 1(b) illustrates the transfer process, with notable examples of each of these metrics. Besides transferring the 2D materials onto arbitrary substrates, understanding the interactions present after transfer and the impact of different substrates is also necessary. During this integration step, the 2D material is transferred onto a wafer surface, which may have a series of non-idealities such as roughness, topography, surface chemistry, contamination, among others. Due to the atomically thin nature of the 2D material, it is highly sensitive to the surrounding environment, and these non-idealities can cause unintentional doping, strain and increased defectivity. This surface must be carefully engineered in order to result in stable and reliable transistor operation. Current understanding is that other 2D materials are the ideal substrates for both graphene and TMDC devices [45]–[47].

In the context of transistor fabrication, heterostructures are inherently required, either between TMDCs and conventional metals and oxides, or more exotic TMDCs/graphene, TMDC/hBN or TMDC/TMDC heterostructures [48], [49]. Those can be relized by the two techniques discussed above, either in situ growth or assembly ex situ through transfer. Growth of vertical (WSe<sub>2</sub>/SnS<sub>2</sub>, MoS<sub>2</sub>/WSe<sub>2</sub>, WS<sub>2</sub>/MoS<sub>2</sub>, graphene/h-BN, etc.) [50]-[53] and lateral (WS<sub>2</sub>/WSe<sub>2</sub>, WSe<sub>2</sub>/MoS<sub>2</sub>, WS<sub>2</sub>/MoS<sub>2</sub>, etc.) [51], [54] heterostructures presents encouraging results. The main figure of merit in terms of heterostructures are atomically abrupt interfaces, be them vertical or lateral, since this is an important requirement for applications such as tunnel FETs (as will be discussed in Sec. V-A). This is why, in situ growth of the heterostructure - as opposed to assembly ex situ – is an appealing technique, where the presence of contamination at the interfaces is drastically reduced. In vertical heterostructures atomically-sharp junctions are easier to be obtained, since the layered nature of 2D materials can be exploited, but achievements in terms of growth techniques also allows atomic stitching of lateral heterostructures [54], [55]. Nonetheless, high quality, large-area heterostructure assembly has also been demonstrated either by sequential transfers of different 2D materials one on top of the other [56], or by using a 2D material to pick-up a different one [20], [57]. Beyond their use in established transistor architectures, heterostructures also present interesting physical phenomena, such as tightly bound excitons [58], [59] and plasmonic effects [60], [61], which can lead to exciting new device concepts in the future. These considerations in terms of growth and transfer of 2D materials lead us to the discussion of what are the required milestones to be achieved for their integration with current CMOS technology.

# III. ROADMAP FOR CMOS INTEGRATION OF 2D MATERIALS

When evaluating the integration of 2D materials on future consumer and industrial applications, several different aspects should be taken into account. Their atomically thin nature and high mechanical strength make them perfect candidates for high-performance flexible electronics [25], [63]. Their electronic structure, featuring an indirect-to-direct band gap transition, makes them promising for opto-electronics [64]. Their large surface-to-volume ratio results in great potential for both energy storage [65] and sensing [66] applications. While other roadmaps include these aspects [67], [68], we will primarily focus on the potential of 2D materials as speed and functionality boosters alongside standard CMOS technology. 2D materials are excellent candidates for this application due to their ultra-thin and self-passivated nature, and for featuring high mobilities even at the atomic thickness limit.

For that to turn into reality, the 2017 IEEE IRDS roadmap [69] mentions several requirements which have to be fulfilled, which are listed below. The list combines requirements for graphene ( $\bullet$ ), TMDCs ( $\bigcirc$ ), and shared requirements ( $\bullet$ ). We would like to add that some of the aspects IRDS mentions only for graphene, are also challenges for TMDCs, and are added as shared requirements in the list below:

- Band gap formation with high mobility and ON/OFF ratio greater than 10<sup>4</sup>
- Armchair/zigzag nanoribbon formation
- Improvement of contact resistance
- Large-area synthesis with low defect density
- Growth or transfer at controlled locations
- Growth or transfer of high quality material at low temperature
- Thickness control
- Defect-free contacts
- Techniques for doping
- Characterization and imaging of nano-scale structures and composition

Fig. 2 outlines the core steps of technology development for 2D material integration in the CMOS process flow. With hundreds of 2D materials currently being isolated or synthesized, selecting a few materials from this growing library becomes an important integration decision. Material selection can be done by benchmarking against current silicon technology, as proposed by Agarwal *et al.* [70], or can be done based on application-specific requirements, with tunnel FETs being the most attractive example [71]–[73]. Another integration option is to select based on stability of the material in ambient and process availability of high quality large area materials. Irrespective of how to select them, a few materials have already attracted special attention, such as graphene, MoS<sub>2</sub>, WS<sub>2</sub>, WSe<sub>2</sub>, hBN and black phosphorus (BP).

Modelling and simulation are key elements for device and circuit design and fabrication, and will be the focus of Sec. VII. Modelling is essential to understand device functionality, especially the impact of contact barriers, non-idealities and possible defects on the transistor functionality [62], [74]–[78]. Important advances are being made in terms of fundamental material and device understanding [79]–[81]. Besides the important design guidelines it generates, simulation tools are



Fig. 2. Roadmap for Integration. Required steps for 2D material to reach product stage. Adapted with permission from [19], [46], [54], [62].

also essential ingredients if widespread circuit design with 2D materials is the objective.

Synthesis and transfer, as discussed in detail in Sec. II are challenging steps which aim to achieve materials with high crystalline quality, controlled thickness at the atomic scale, and integration with arbitrary substrates. Encouraging results from growth of large single crystals and precise heterostructures [54] were demonstrated. When 300 mm integration is the goal, two main routes for transfer emerge: wafer-to-wafer transfer on complete 300 mm blankets [19], or die-to-wafer positioning of small crystals [82].

The integration core step includes upscaling successful labscale processes to industry-compatible 300mm platforms, but also mitigating of unwanted effects arising from substrates, encapsulating materials or device processing. Some works have explored mitigation of unintentional doping and strain for both graphene and TMDCs [44]–[46]. Linked to integration is also the precise modulation of the electrical properties of the devices, such as threshold voltage (V<sub>TH</sub>) and polarity. The precise control of V<sub>TH</sub> of different devices is critical for correct circuit operation, and while great efforts have been made in the direction of doping, a standard is yet to emerge [83]–[86]. Furthermore, while some materials present either *n*-type or *p*-type conduction, others combine both, opening interesting routes for doping-free devices and optimized circuit design, as will be discussed in depth in Sec. VI [27], [87], [88].

For most processing steps, characterization techniques are essential to assure yield and reliability. While current 2D material characterization allows probing several properties, wafer scale characterization techniques are still not mature. The core techniques used to probe 2D material quality are Raman spectroscopy, photoluminescence and atomic force microscopy [89]–[91]. Techniques to understand interface properties are not fully developed and are essential for achieving reliable and stable transistors [46], [92], [93]. In-line metrology will surely need additional techniques in order to fully probe the reduced dimensions and specific properties of 2D materials. Importantly, the development of a standardized characterization toolkit capable of measuring from material quality to electrical characteristics, including interface properties, is still pending.

In conclusion, in order to realize the full potential of 2D materials as boosters in VLSI systems, several technological developments are still necessary spanning from better quality of the grown material, to the development of an efficient transfer technique to the upscaling of processes to 300mm platforms. However, the recent progresses shown in the understanding of the properties of 2D materials and the demonstration of novel devices keep the research field vibrant and appealing to industries and universities. We now review the state-of-the-art for 2D electronics based on TMDCs and graphene providing insights on the most recent developments in the field.

# IV. STATE OF THE ART FOR EXPERIMENTAL DEVICES AND CIRCUITS

Since the first demonstration of a monolayer (1L)  $MoS_2$  transistor with high mobility and high ON/OFF current ratios in 2011 by Radisavljevic *et al.* [7], the field of two-dimensional electronics has gained worldwide traction with a constant increase in the number of publications and a growing interest of the research community. Among the several semiconducting



Fig. 3. 2D-TMDCs electronics. (a) Schematic depiction and transfer characteristics of a  $MoS_2$  device gated by a single carbon nanotube. Adapted with permission from [94]. (b) Ultra-scaled  $MoS_2$  devices fabricated with lithium induced change to the metallic phase. Adapted with permission from [95]. (c) Comparison between the transfer characteristics of a  $MoS_2$  device with evaporated and transferred platinum contacts. It is shown how *p*-type conduction can be achieved on  $MoS_2$ . Adapted with permission from [96]. (d) Demonstartion of a high-gain complementary inverted realized with chemically doped WSe<sub>2</sub>. Adapted with permission from [10]. (e) Chemical doping and different metal contacts, to provide better carrier injection for electrons and holes, are used to demonstrate logic gates on WSe<sub>2</sub>. Adapted with permission from [9] (f) Ligh-induced defects on  $MoT_2$  cause *p*-type doping of the 2D semiconductor, allowing for the development of complementary logic. Adapted with permission from [98]. (h) Ambipolarity and polarity-control demonstarted on exfoliated  $MoT_2$ . Adapted with permission from [99].

materials belonging to the TMDCs family, and introduced in Sec. II the most appealing for electronic application have been Molybdenum (MoS<sub>2</sub>, MoTe<sub>2</sub> and MoSe<sub>2</sub>) and Tungsten compounds (WSe<sub>2</sub> and WS<sub>2</sub>). These semiconducting materials are stable in air, even in their monolayer form, are easily exfoliated from commercially available bulk-crystal and are also grown with high-quality in large-area, as shown in Sec. II. Several major results presented in the following sections have been achieved using mechanical exfoliation, which despite being a non-scalable approach, provides high-quality flakes that are used to gain insights on the properties of these materials and assess their potential for electronic applications. Fig. 3 summarizes few of the most noticeable experimental results of the last years.

The most known TMDC material,  $MoS_2$ , has proven to be a viable solution for the realization of *n*-MOS transistors [7], [8], [24], [100], [101] and ultra-scaled devices have been recently demonstrated [94], [95], [102] (see Fig. 3(a,b)). In Fig. 3(a), a single carbon nanotube was used to gate a transistor with  $MoS_2$  semiconducting channel, proving the superior electrostatic control achievable thanks to the ultrathin MoS<sub>2</sub> [94]. In Fig. 3(b), devices with gate length below 10 nm were realized by inducing a change to the metallic phase of the MoS<sub>2</sub>, with a lithium solution. This process also allows for a reduced contact resistance thanks to the metallic MoS<sub>2</sub> forming a seamless contact scheme with the 3D metal [103]. To date, the largest circuit reported on 2D  $MoS_2$  is a 1 bit microprocessor composed of 115 transistors [104], and other small circuits have also been previously demonstrated [8], [24], [105]. However, due to considerable difficulties in achieving p-type behavior in MoS<sub>2</sub> [106], these circuits all adopt a non-complementary n-MOS logic, that is not power-efficient. It has recently been demonstrated how p-type conduction can be achieved on MoS<sub>2</sub> by transferring metal contacts on top of the 2D material, rather than evaporating it [96] (see Fig. 3(c)). Using this innovative technique, it has been possible to show an almost linear relationship between the work function of the contact metal and the height of the Schottky barrier created, and *p*-type conduction has been achieved with high work function metals (such as Gold and Platinum). Being able to develop both *n*- and *p*-type devices on the same semiconducting material is extremely important in order to achieve complementary operation of logic gates and circuits. Conventional CMOS uses ion implantation to physically dope silicon creating low-resistance ohmic contacts and irreversibly setting the polarity of the fabricated device (n- or p-type) according to the dopant atoms used (Arsenic (As) for electron and Phosphorus (P) for hole doping). Since a reliable physical doping technique for 2D materials is still lacking, chemical doping techniques have been explored to both reduce contact resistance (thus achieving higher ONcurrent) and to achieve complementary behavior [9], [10], [107]–[110]. These techniques are often tailored to the specific material used, in order to dope it against its natural carrier concentration (i.e. n-doping for WSe<sub>2</sub> and p-type doping for  $MoS_2$  and  $WS_2$ ). The growth conditions also determine the natural carrier concentration of the materials, and it is important to develop techniques that allow the growth of highquality, intrinsic materials in order to precisely tune specific doping processes. Using WSe<sub>2</sub> as semiconducting material, complementary operations of inverters and other small logic gates has been recently shown (see Fig. 3(d,e)) [9], [10]. However, chemical doping is often non-scalable, non-stable and non-compatible with conventional CMOS fabrication. An innovative doping strategy has recently been proposed where a strong light source is used to locally create defects in MoTe<sub>2</sub> semiconducting channels, that upon oxidation induce p-type doping [97] (see Fig. 3(f)). This technique has allowed the realization of photovoltaic cells and bipolar-junctiontransistor (BJT) arrays [97]. The possibility of using two different 2D semiconductors to separately develop n- and ptype transistors has been explored using  $MoS_2$  to fabricate *n*-MOS device and monolithically integrate WSe<sub>2</sub> p-type devices on top, demonstrating complementary logic gates [26]. This work shows the potential of 2D materials to be used in combination with CMOS for 3D monolithic integration. An alternative to the use of either chemical or physical doping is the exploitation of the ambipolar behavior, which refers to the capability of a semiconductor to conduct both charge carriers, and has been shown on several 2D semiconductors such as WSe<sub>2</sub>, MoTe<sub>2</sub>, WS<sub>2</sub> and MoSe<sub>2</sub> [98], [111]-[114] (see Fig. 3(f,g)). A more comprehensive discussion on the opportunity to use the ambipolar behavior to realize dopingfree and poalrity-controllable devices is presented in Sec. VI. Other 2D materials that are being explored include members of the TMDCs family such as HfSe<sub>2</sub> and ZrSe<sub>2</sub> that are appealing since their native oxides HfO<sub>2</sub> and ZrO<sub>2</sub> are CMOS compatible [115], and also black phosphurus (BP). BP in particular has recently drawn considerable interest thanks to its high carrier mobility, ambipolar nature and lower semiconducting bandgap compared to TMDCs [25], [87], [116]-[118]. However, BP is non-stable in ambient condition and only few minutes of air exposure results in a complete oxidation of the semiconducting layer, making it challenging to integrate in a conventional VLSI fabrication flow [119]. While TMDCs and BP have been extensively studied for the fabrication of novel electronic devices, graphene, due to its semi-metallic nature and high carrier mobility [120], is mainly considered to be integrated in VLSI systems for interconnect scaling [121], [122]. Monolayer graphene is explored as diffusion barrier and capping layer to extend scaling of conventional Copper (Cu) interconnects [121], [123], while multilayer graphene, in the form of nanoribbons, is looked at for entirely replacing Cu interconnects [121], [124]. One of the major challenges is the development of a technique that would allow to grow high-quality graphene at BEOL-compatible temperatures (*i.e.*, 450° C). Recently, a low-temperature process to grow graphene has been demonstrated and upon doping with FeCl<sub>3</sub> graphene nanoribbons of 20nm width have shown lower resistivity than copper. It is expected that by improving the fabrication process and the doping technique, multilayer graphene interconnects could provide at least  $4 \times$  smaller circuits delay compared to conventional Cu interconnects [124]. Graphene-based interconnects are also considered for future fully 2D systems [125] and flexible electronics [126]–[128].

Following this general overview, we focus on the experimental results of two classes of devices: tunnel-FETs (TFETs) and negative capacitance FETs (NC-FETs) for low power applications and polarity-controllable FETs for doping-free circuits.



Fig. 4. Overview of Self-sustainable energy harvesting system using low power device alternatives. Adapted with permission from [129]

#### V. DEVICES FOR LOW-POWER APPLICATIONS

In order to scale the supply voltage in future technology nodes, and provide more energy-efficient systems, several alternatives based on low power devices are currently being explored. These devices are targeted to reduce the supply voltage to less than 0.5 V by reducing the subthreshold swing (SS) below 60 mV/dec. Besides the benefit in power consumption for VLSI systems, low power devices could enable the realization of power-efficient processors powered by energy harvesters for internet-of-things (IoT) applications [130]-[132] as well as low-voltage static-random-access memories (SRAMs) [131]. Fig. 4 shows a schematic of a self-sustainable (battery-less) energy harvesting system which uses an ambient energy source such as solar, piezo or thermal to power a processors based on 2D tunnel-FETs (TFETs) or ferroelectric FETs, also know as negative-capacitance FETs (NCFETs) [129]. NC-FETs are also being explored for energy-efficient non-volatile computing which is attractive for IoT applications [132]–[134]. This section focuses on TFETs and NCFETs, as several promising demonstration of these classes of devices have been shown using 2D-materials.



Fig. 5. Experimental results of 2D TFETs. (a) Device schematic and  $I_D - V_G$  curve of a MoS<sub>2</sub>-BP TFET with electrolyte gating. Adapted with permission from [135] (b) Device schematic and transfer characteristics of a Ge-MoS<sub>2</sub> TFET with electrolyte gating. Adapted with permission from [136]. (c) Schematic cross section and  $I_D - V_G$  of a MoS<sub>2</sub>-WSe<sub>2</sub> TFET with an isolated gate device. Adapted with permission from [137]. (d) Schematic cross-section and transfer characteristics of MoS<sub>2</sub>-MoTe<sub>2</sub> with an isolated bottom gate. Adapted with permission from [138]. (e) Device cross-section and  $I_D - V_G$  curve of a MoS<sub>2</sub>-WSe<sub>2</sub> heterostructure FET showing negative-differential-transconductance (NDT) and multi-valued-logic (MVL) operation. Adapted with permission from [139]. (f) Device schematic and transfer characteristics of a MoS<sub>2</sub>-BP heterostructure FET showing NDT behavior for MVL applications. Adapted with permission from [140].

#### A. Tunnel FETs

TFETs are one of the candidates to replace conventional CMOS for future technology nodes due to their low supply voltage ( $V_{DD}$ ) requirement and steep sub-threshold slope (SS) at room temperature. The capability to achieve an SS lower than the thermionic limit of 60 mV/dec is enabled by the different conduction mechanism used in these devices. In fact, current flows in a TFET thanks to quantum mechanical tunneling of carriers from the valence band maximum of one material to the conduction band minimum of the other material, while in conventional MOSFETs conduction is dominated by drift-diffusion mechanisms [141]. In recent years, much research has focused on realizing TFETs with semiconductors from group IV and III-V. It has been shown that materials with a direct band gap, such as III-V compounds, can provide higher ON currents with lower supply voltage compared to

indirect bandgap materials. This is because indirect bandgap materials require additional energy to compensate the mismatch in momentum when tunneling from the conduction band to the valence band [142]. Moreover, III-V materials have low bandgaps and high electron mobilities, which are ideal for TFET performances. A good figure of merit to measure the TFET current performance is the  $I_{60}$  current, which is the maximum current value up to which the subthreshold slope is less than 60 mV/Dec [143]. In order for TFETs to compete with CMOS technology, the minimum required  $I_{60}$ current is 10 µA/µm and an ON current of at least 100 µA/µm [142]. However, experimental demonstrations are still far away in reaching these goals. The main reason being that III-V materials show a high density of trap states both at the dielectric and at the heterojunction interface, due to lattice mismatch, which degrades the band-to-band tunneling (BTBT)

mechanism [144]–[146]. Therefore, monolayer 2D materials appear to be an ideal candidate for the realization of vertical hetero-structures TFET applications, thanks to their atomically thin body, direct bandgap and self-passivating surfaces, that could result in no dangling bonds at the interfaces. The advantage of using monolayer 2D materials is evident from simulation studies [147], [148], however it has not yet been confirmed by the experiments, which often use few-layer semiconductors [135]–[140].

Most experimental demonstrations with 2D materials, aim at achieving BTBT by forming a vertical heterostructure between a 2D *n*-type material such as MoS<sub>2</sub>, WS<sub>2</sub>, ReS<sub>2</sub>, SnSe<sub>2</sub> and a 2D *p*-type material like WSe<sub>2</sub>, MoTe<sub>2</sub>, Black Phosphorous (BP), to create a vertical tunneling heterojunction. Heterostructure stacks such as MoS<sub>2</sub>-WSe<sub>2</sub> [137], [139], [149], [150], MoS<sub>2</sub>-MoTe<sub>2</sub> [138], SnSe<sub>2</sub>-WSe<sub>2</sub> [150], SnSe<sub>2</sub>-MoTe<sub>2</sub>, MoS<sub>2</sub>-BP [85], [140], [151] have all shown to exhibit BTBT. Fig. 5 displays a summary of the state-of-the-art for 2D TFETs. Fig.5(a) shows a  $MoS_2$ -BP heterostructure TFET fabricated using an electrolyte gating with a steep subthreshold of 55 mV/dec as shown in the  $I_D - V_G$  characteristics [135]. Fig. 5(b) shows an example of a 3D-2D based tunneling approach where germanium (Ge) is stacked with  $MoS_2$  to form a TFET. The  $I_D - V_G$  characteristics of Ge-MoS<sub>2</sub> [136] are shown with an average SS of  $\sim$ 31 mV/dec, using electrolyte gating. This SS is the lowest reported on TFETs to date. The advantage of using a bulk material is that they can be easily doped (not yet possible with 2D materials, as discussed in Sec. IV) to provide a lower band offset. This, combined with a 2D material, can lower scattering and provide improved electrostatics thus leading to more efficient tunneling [152]. However, as previously mentioned, great care needs to be taken when dealing with the 3D-2D interface in order to minimize the trap states at the surface. In Fig. 5(c), a MoS<sub>2</sub>-WSe<sub>2</sub> TFET is fabricated with two separate gates enabling the individual modulation of the n- (MoS<sub>2</sub>) and p-type (WSe<sub>2</sub>) materials [137]. The device also shows SS less than 60 mV/dec. Fig. 5(d) displays a MoS<sub>2</sub>-MoTe<sub>2</sub> TFET that also follows the previous approach of having an isolated bottom gate that modulates MoTe<sub>2</sub> and not MoS<sub>2</sub>. The  $I_D - V_G$  characteristics shows a temperature dependent BTBT current which occurs due to the recombination/generation currents present at higher temperatures [138]. The devices in Fig. 5(a) and (b) follow a complete top/bottom gate configuration approach, where both the *n*-type and *p*-type materials are modulated with the same gate potential. However, a major drawback is that this device architecture can hinder the possibility of creating a broken band alignment for tunneling if the materials are not doped enough. Moreover the Schottky contacts are also modulated simultaneously with the heterostructure which can degrade the steep switching in the device [138]. The isolated gate approach shown in devices of Fig. 5(c) and (d) has the advantage of modulating the carrier concentration of the individual n- and ptype materials when neither of the materials are highly doped. However this configuration is more complicated to fabricate as it requires two gates per transistor, which is not ideal in integration point of view. Fig.5(e) shows a MoS<sub>2</sub>-WSe<sub>2</sub> heterostructure FET that shows the phenomena of negative differential transconductance (NDT) in the  $I_D - V_G$  characteristics [153]. A similar behavior is also shown by a MoS<sub>2</sub>-BP heterostructure FET (see Fig 5(f)). The NDT phenomena can be exploited to create devices that support multi-valued logic (MVL), and MVL inverters have been demonstrated with 2D TFETs [139], [140], [154]. Thanks to the higher number of logic states and higher data storage density, MVL logic is considered to be a promising alternative to traditional binary logic.

Despite the large amount of experimental work on 2D TFETs, not many devices have shown a steep SS of less than 60 mV/Dec. This is possibly due to several factors such as the presence of Schottky contacts at the metal-semiconductor heterojunction [138], [155], the high density of interface traps at the semiconductor-oxide interface and the presence of defects and grain boundaries in the 2D materials. Further experimental work is needed to improve the performances of 2D TFETs and enable their integration in VLSI systems.

## B. Negative Capacitance FET

Negative capacitance FETs (NCFET) have recently shown promising performances for steep switching application. Unlike TFETs, that obtain the steep switching through band to band tunneling, NCFETs still use a conventional drift-diffusion conduction mechanism, paired with a ferroelectric gate dielectric. The steep switching is enabled by the phenomena of negative capacitance that arises from the transient response of the ferroelectric dielectric while switching its polarization. A ferroelectric material has two polarized states which can be altered from one state to another with an external applied bias [160]. When the polarization state is switched, the charge to voltage variation becomes negative (*i.e.*, dQ/dV < 0). This negative value of dQ/dV corresponds to a negative differential capacitance and when inputted in the equation of SS, results in a subthreshold swing less than 60 mV/dec [161], [162]. The phenomena of negative capacitance could act as a performance booster for any CMOS platform, even conventional silicon FinFETs, by improving both the subthreshold slope and the overdrive voltage [163]. However, 2D materials are attractive for NCFETs because, thanks to their atomically thin body and high mobility, they can respond to a change in polarization more rapidly than a bulk semiconductor.

Several works have focused on the integration of ferroelectric materials in Si MOSFETs and FinFETs to achieve steep slope performance, and CMOS compatible hafnium oxide based ferroelectric materials have been demonstarted by doping hafnium oxide (HfO<sub>2</sub>) with materials such as Al, Zr, Si. 2D-based NCFETS using Al and Zr doped HfO<sub>2</sub> and other ferroelectrics have been shown to have steep switching characteristics, as discussed below [166]–[168]. Moreover, there has been considerable interest in the recent demonstration of an NCFET using a 2D semiconductor (MoS<sub>2</sub>), as well as a 2D ferroelectric oxide CuInP<sub>2</sub>S<sub>6</sub> (CIPS) [169]. A considerable and yet unsolved issue with NCFET is the large hysteresis that arises from the ferroelectric material while shifting the polarization state [160]. Hysteresis could be reduced by capacitance matching between the ferroelectric and dielectric layer.



Fig. 6. Experimental researches results on 2D-NCFET based on different 2D materials and ferroelectric gate stacks, respectively. (a) The structure schematic and  $I_D - V_G$  curve of the MoS<sub>2</sub>-NCFET with ferroelectric Al:HfO<sub>2</sub> layer. adapted with permission from [156]. (b) The structure schematic and  $I_D - V_G$  and SS curves of the MoS<sub>2</sub>-NCFET with ferroelectric hafnium-zirconium-oxide (HZO) layer. Adapted with permission from [157]. (c) Schematic cross-section and  $I_D - V_G$  characteristics of the MoS<sub>2</sub>-NCFET with ferroelectric HZO without an IMG layer. Adapted with permission from [158] (d) Schematic cross-section and transfer characteristics of the WSe<sub>2</sub>-NCFET with ferroelectric HZO layer. Adapted with permission from [158].

This complicated process aims at achieving a single energy minimum in the energy landscape of the resulting capacitor, thus reducing or eliminating hysteresis, which originates from the presence of two energy minimum [170], [171]. Design guidelines for NCFETs should thus include specifications for the tolerance range of hysteresis, as addressed in [172]. However, in order to achieve a steeper SS most of the NCFETs reported in literature are fabricated with an internal metal gate (IMG), placed in between the ferroelectric and dielectric layer, that makes capacitance matching impossible to obtain and enhances the histeretic behavior [173].

Fig. 6 displays several 2D NCFETs fabricated with and without an IMG architecture. Fig. 6(a) show a schematic crosssection of a MoS<sub>2</sub> NCFET using Al:HfO<sub>2</sub> dielectric with a Ni IMG layer [156]. The  $I_D - V_G$  shows a low hysteresis with a slight improvement in SS of 57mV/dec compared to when only gating it with regular HfO<sub>2</sub>. Fig. 6(b) shows a schematic crosssection of a MoS<sub>2</sub> NCFET using hafnium-zirconium oxide (HZO) with a TiN IMG layer [157]. The  $I_D - V_G$  displays a very steep SS with a minimum of 6.07 mV/dec when compared to the regular MoS<sub>2</sub> FET. However a very large hysteresis is also observed for this device. Fig. 6(c) shows a MoS<sub>2</sub> NCFET with HZO as ferroelectric without an IMG layer [158]. The  $I_D - V_G$  has very small hysteresis, however with the tradeoff of a larger SS of 52.3 mV/dec. For this device, the drain ON-current level,  $I_{ON}$ , of 510 µA/µm is among the highest values for state-of-the-art steep-slope FETs reported so far [174]. A *p*-type NCFET using WSe<sub>2</sub> was also realized as shown in Fig. 6(d) using HZO ferroelectric with an IMG layer [159]. The device dimensions and their performances in terms of SS and ON-current are summarized in Table I, which also includes other notable examples. The devices are separated into two types, metal ferroelectric metal insulator semiconductor (MFMIS) - the devices that contain an IMG layer and metal ferroelectric insulator semiconductor (MFMIS) - devices without an IMG layer. The devices have shown to obtain a steep SS below 60 mV/dec and have shown more promise compared to its TFET counterpart. All the reports used exfoliated flakes with a majority of the work done using MoS<sub>2</sub> and different ferroelectric materials.

Apart from improving performances of CMOS devices, NCFETs have other potential applications such as to realize nonvolatile flip-flops for IoT applications, provided that the polarization of the ferroelectric layer is maintained in the absence of gate voltage [133]. As mentioned earlier, the hysteresis created by the introduction of the ferroelectric material is detrimental for purely logic applications, but if properly controlled could improve the noise margin on SRAMs [132]–[134]. Moreover, the possibility of dynamically tuning the hysteresis to the zero-gate-voltage region will create novel

 TABLE I

 STATISTICAL TABLE OF EXPERIMENTAL RESULTS ON 2D-NCFETS

| No. | 2D Material      | FE Material | Туре  | L <sub>ch</sub> | V <sub>d</sub> | I <sub>60</sub> | I <sub>ON</sub> | lowest SS   | ref   |
|-----|------------------|-------------|-------|-----------------|----------------|-----------------|-----------------|-------------|-------|
| 2   | MoS <sub>2</sub> | HZO         | MFMIS | 500 nm          | 1 V            | 5 μΑ            | 5 μΑ            | 6.07 mV/dec | [157] |
| 3   | MoS <sub>2</sub> | Al:HfO2     | MFMIS | 3 µm            | 0.5 V          | 500 pA          | 13 µA           | 57 mV/dec   | [156] |
| 4   | MoS <sub>2</sub> | P(VDF-TrFE) | MFIS  | 80 nm           | 0.5 V          | 10 nA           | 100 µA          | 24.2 mV/dec | [164] |
| 5   | MoS <sub>2</sub> | HZO         | MFMIS | 1 µm            | 0.5 V          | 100 pA          | 10 µA           | 37.6 mV/dec | [165] |
| 6   | MoS <sub>2</sub> | HZO         | MFIS  | 2 μm            | 0.5 V          | N/A             | 510 μΑ          | 52.3 mV/dec | [158] |
| 7   | WSe <sub>2</sub> | HZO         | MFMIS | 1 μm            | 0.1 V          | 200 pA          | 10 nA           | 14.4 mV/dec | [159] |



Fig. 7. Polarity-controllable devices and circuits.(a) Schematic cross-section of a single polarity-controllable device, highlighting the presence of the PG acting at the contact interface and the CG placed in the central region of the channel. (b) Transfer characteristics demonstrating polarity-controllable behavior. The insets show a schematic depiction of the band-bending at the contacts for n- and p-type operation. (c) Optical micrograph and circuit schematic of the fabricated NAND, NOR and 2-input XOR gates. (d) Quasi-static measurements of the doping-free logic gates, demonstrating proper operation. Adapted with permission from [27]

memory-logic interchangeable circuits for energy harvesting processor and in-memory computing [129]. As a final remark, it is worth mentioning that NCFETs offer extensive dynamic voltage frequency scaling (DVFS) with wide range of powerperformance options [175], [176]. This feature can be applied to low voltage near-threshold computing, that is an active area of research with attractive energy efficiency [176], [177].

## VI. POLARITY-CONTROLLABLE DOPING-FREE DEVICES AND LOGIC GATES ON WSE<sub>2</sub>

Physical doping, through ion-implantation, of 2D material has not proven to be successful due to extreme thinness of the 2D semiconductors, with ions just implanting in the substrate. The possibility of introducing dopant atoms (such as rhenium (Re) or niobium (Nb) for MoS<sub>2</sub>) during growth of the 2D material as been reported, but lacks selectivity and does not allow for any control of the doping profile [178]-[182]. Several chemical and molecular doping techniques have been developed, and have been addressed in Sec. IV, but are often non-stable and non CMOS compatible, thus not allowing integration of chemically-doped 2D devices in the BEOL fabrication of VLSI circuits [9], [10], [107]. A device concept that would not rely on any physical doping, and use un-doped materials, would be of great interest in this regard. When no physical or chemical doping is introduced (i.e, an undoped material is used), contact to a 2D-semiconductor usually results in the creation of a Schottky barrier at the source and drain contacts. The height of the Schottky barrier determines the conduction properties of the device, as un-doped materials are, for the most part, able to conduct both charge carriers (i.e., electrons and holes). However, it is challenging to control the OFF state of a purely ambipolar device when using a standard

gate configuration, as we cannot selectively suppress the conduction of a specific type of charge carriers [98] [183]. In order to control the polarity of the transistor and achieve either n- or *p*-type behavior a separate gating of different channel regions is introduced, which we refer to as double-independent-gate (DIG) structure [183]. A second gate is added, namely polarity gate (PG), that induces electrostatic doping at the contact interfaces, effectively modulating the height of the Schottky barrier and blocking the injection either of electrons or holes. It is then possible to dynamically reconfigure the device polarity at run time, by reversing the bias applied to the polarity gate. A conventional gate, named control gate, acts in the central region of the channel, and controls the ON/OFF state of the device. The possibility to dynamically flip the polarity at runtime enhances the switching property of the devices enabling a doping-free, highly flexible design for logic circuits [184], [185]. Differently from the TFETs and NCFETs, DIG-FETs do not inherently provide a way to reduce the SS below the limit of 60 mV/dec, although steep switching has been demonstrated on Si FinFETs with a DIG structure by increasing the  $V_{DS}$  bias and achieving weak-impact ionization of charge carriers [186]. Moreover the application of ferroelectric oxide to a DIG-FET structure could be foreseen in future research.

As mentioned in Sec. IV, ambipolar behavior has been demonstrated on several 2D materials (such as WSe<sub>2</sub>, MoTe<sub>2</sub>, MoSe<sub>2</sub> and BP), with WSe<sub>2</sub> showing high mobility and high current densities for both charge carriers [98], [187]–[190]. Recent progress in the demonstration of 2D polarity-controllable doping-free devices and circuits have been made using WSe<sub>2</sub> and are summarized in Fig. 7 [27]. A schematic cross-section of a single device in presented in Fig. 7(a), highlighting the position of the PG and CG as well as the semi-

conducting channel. The devices are fabricated experimentally on exfoliated WSe<sub>2</sub> and the demonstration of polarity-control is shown in Fig. 7(b). The inset shows a schematic depiction of the band profile at the source contact for two opposite biases of the PG. When the PG is biased at 0V or below, holes are favorably injected in the channel and the device behaves as a *p*-type transistor. Conversely the transistor is programmed to function as a *n*-type device when the PG is biased at 3 V and above. In both cases, the CG is able to turn ON and OFF the transistor when swept between 0 and 2 V. A standard-cell library has been demonstrated with doping-free polarity-controllable WSe<sub>2</sub> FETs including inverters, NAND, NOR, XOR and MAJ gates (see Fig. 7(c,d)). The DIG structure results in a more expressive switching function of the fabricated devices which act as comparison driven switches (i.e., the device is conducting when both PG and CG are controlled by the same logic value). Thanks to the higher expressivity of the single device, it is possible to realize compact 2-input XOR gates using only 4 transistors (not counting the inverters needed to generate the negate signals), while in CMOS 8 transistors would be necessary. The peculiar switching properties of the devices also enable the fabrication of 3-input XOR and 3-input MAJ using only 4 transistors and replacing the  $V_{DD}$  and GND terminals with logic inputs [27], [185]. The possibility of realizing highly compact XOR and MAJ gates has been explored in the synthesis of arithmetic circuits, as will be discussed in Sec. VII. The challenges that need to be addressed to enable the use of polarity-controllable devices in VLSI systems include achieving a symmetric behavior of the *n*- and *p*-branches by tuning the Schottky barrier at contacts, reach *p*-type behavior without the need to apply negative gate voltages (to ensure cascadability) and operate both gate terminals with the same voltage bias.

The experimental results presented in Sec. IV, V and VI show the potential of 2D semicondcutors for several applications, but simulations are essential to better evaluate the strength and weakness of different devices. In the following section we will focus on the most recent simulation results for 2D devices and circuits.

# VII. PERFORMANCES PROJECTION AT SCALED DEVICE DIMENSIONS

The need for modeling and simulation to assess the performances of devices and circuits at scaled gate dimensions has already been highlighted in Sec. III as one of the critical steps in the roadmap. It is crucial to rely on accurate simulations to understand the scaling possibilities for different classes of devices, compare their performances and assess circuit level metrics. Simulations can also provide guidance and insights to improve the fabrication process (*e.g.* which metal provides the lowest contact resistance or which oxide lowers the phonon scattering). Scaled device characteristics for 2D materials have mainly been studied using *ab-initio* methods, where the band structure extracted from density functional theory (DFT) calculations [195] is used within a non-equilibrium Green functions (NEGF) formalism to derive the current-voltage characteristics of a device [196]. These simulations require a high computational cost, that increases tremendously when several conduction and valence bands are considered in the Hamiltonian and when scattering is introduced in the simulations [197]. They are also only suitable for single scaled-devices simulations. In order to reduce the computational cost and extend the simulations to circuit level several compact models have been proposed that are able to reproduce the results of NEGF simulations or experimental results for both doped-FETs and TFETs [62], [74]–[78], [198]. Using these compact models, circuit simulations have shown that 2D materials could theoretically outperform conventional Si-FinFETs and meet ITRS performance and power-delay requirements [62], [199]-[202]. Fig. 8 summarizes some of the main simulation results both at device and circuit level for the 3 main classes of devices presented in this review (i.e, conventional doped 2D-FETs, 2D-TFETs and dopingfree 2D-FETs). We excluded considerations on NC-FETs as simulation results on scaled devices and circuit perspectives are still lacking for 2D materials.

1) Doped 2D-FETs: For 2D-doped FETs, it was found that a double-gated structure, as the one presented in Fig. 8(a), provide better electrostatic control on the channel, particularly when using a few-layer 2D material. Work from Cao et al. [11] and Szabo et. al. [197] have focused on understanding the impact of charge and phonon scattering on the device performances (see Fig. 8(b)) and have shown that even at ultra scaled dimensions ( $L_G = 8 \text{ nm}$ ) scattering can reduce the ON-current considerably. As mentioned in Sec. III, material choice can be guided by several factors, such as intrinsic device performances, fabrication simplicity or stability of the 2D materials. In this context, several simulations have been performed to assess which 2D material can provide the best device performances [11], [12], [14], [70], [191], [201] (see Fig. 8(c)). Thanks to the possibility of low-temperature integration (see Sec. II), the performance projection of monolithically integrated 2D-FETs have been studied (see Fig. 8(d)) [70]. Simulations including parasitic capacitances and wire loads have shown how devices based on WS<sub>2</sub> could be able to provide lower energy-delay-product (EDP) than conventional Fin-FETs in future technology nodes [70]. Moreover a 32bit commercial processor core has been implemented with 5-nm design rules to assess the benefits of 2D transitors on a large-scale design [199]. It was found that 2D-FETs can provide  $\sim 2 \times$  better energy-delay-product (EDP) with respect to conventional Si Fin-FETs, provided that a contact resistivity  $< 6 \times 10^{-8} \Omega \cdot \mu m^2$  can be achieved [199].

2) 2D-TFETs: The schematic structure of a scaled TFET exploiting band-to-band vertical tunneling between a *p*- and *n*-type semiconductor is shown in Fig. 8(e), with a schematic depiction of the band levels and effective masses [148]. As shown in Fig. 8(f), the transfer characteristics of the scaled devices appear promising reaching ON-currents greater than  $100 \,\mu A/\mu m$ , having I<sub>60</sub> of around  $1 \,\mu A/\mu m$  and operating at  $V_{DD} = 0.5 \,\text{V}$ . These simulations, although promising, are purely ballistic and not include any effect arising from scattering, traps and contact resistance. Other works have also investigated different geometries and materials [203]–[206].



Fig. 8. Device and circuits performances at scaled gate lengths. (a) Schematic depiction of a double-gate FET with doped contacts. Adapted with permission from [11].(b) Electron density color map and transfer characteristics of the scaled device in (a) showing the effect of scattering on the performances of the device. Adapted with permission from [11]. (c) Comparison of transfer characteristics for several 2D TMDCs and BP. Adapted with permission from [191]. (d) Schematic illustration of a monolithically integrated device with MX<sub>2</sub> materials that is bench-marked against conventional Si-FinFETs. Adapted with permission from [70]. (e) Schematic cross section of a scaled TFET device, showing the band alignment between the 2D semiconductors. Adapted with permission from [148]. (f) Transfer characteristics of the device in (e), showing steep-switching and relatively high ON-current. Adapted with permission from [148] (g) Study of EDP improvements both at device and circuit level for ultra-scaled BP-TFETs. Adapted with permission from [192]. (h) 3D schematic illustration of the simulated polarity-controllable FET. (i) Transfer characteristics for the device in (h) showing the feasibility of polarity-control down to 5 nm gate lengths. Scaling of the channel length results in an increased SS, as also demonstrated for conventional doped 2D-FETs in [11]. Adapted with permission from [193]. (j) EDP projection for a doping-free 32-bit adder realized with polarity-controllable 2D-FETs. The use of polarity-controllable 2D-FETs enables a  $\sim 7 \times$  reduction in EDP compared to scaled high-power CMOS. Adapted with permission from [194].

As mentioned in Sec. V-A BP is a material that has attracted considerable interest for TFETs applications and its performances at scaled gate lengths have been studied [192] and compared to high-performance (HP) CMOS as in the beyond-CMOS benchmark [207]. In this case, no heterostructure is used and the BTBT takes place between the heavily p-doped source and the heavily n-doped drain through and intrinsic region (*i.e.*, *p-i-n* structure). Fig. 8(g) shows the switching energy vs delay, a metric usually referred to as energy-delay product (EDP), for the intrinsic scaled BP device and for a 32-bit adder realized with 2D-BP TFETs. It is demonstrated that thanks to the lower bandgap, 2-layer BP with asymmetric optimized doping provides the most improvement in EDP. However, it can be seen in Fig. 8(g) that the improvements in EDP for the 32-bit adder are not as significant as the ones promised by the intrinsic EDP. This is caused by the presence of interconnects and parasitic capacitances, that in the sub-10nm regime play a critical role.

3) Doping-free 2D-FETs: Using a scaled double-gated structure, see Fig. 8(h), the performances of doping-free polarity-controllable devices have been assessed by Resta *et. al.* in [193], using ballistic NEGF simulations. It is shown how a reduction in the semicondcuting bandgap of the MX<sub>2</sub> material can lead to higher ON-currents (due to improved tunneling at the contacts) while maintaining sufficient electrostatic control over the channel to switch OFF the device (see Fig. 8(i)). For a bandgap energy of 0.8 eV, the  $I_{ON}$  can reach 1.5  $\mu$ A/ $\mu$ m, while keeping  $I_{OFF}$  well below  $10^{-2} \mu$ A/ $\mu$ m down to  $L_G = 5$  nm. It should be noted that due to the presence of the additional PG, the device is inherently longer than conventional CMOS, and in the simulations  $L_G$  refers to the length of each gated segments, either PG or CG. The simulated

transfer characteristics for the 10 nm devices were used to simulate the behavior of a 32-bit adder, which is compared to other technologies of beyond-CMOS benchmark [194], [207]. Thanks to the design possibilities enabled by polarity-controllable devices at circuit level, *e.g.* compact realization of XOR and MAJ gates, it was shown a  $\sim 7 \times$  reduction in energy-delay product (EDP) when compared to high-performance scaled CMOS (see Fig. 8(j)) [194].

## VIII. CONCLUSION AND PERSPECTIVE

This paper provided an overview of the recent advances in the field of 2D electronics. We focused on three different aspects that are equally relevant for the evaluation of novel materials and novel devices considering material synthesis, experimental demonstrations and projections of device performances. We looked closely at novel device concepts that have been boosted by the properties of 2D materials such as TFETs and NCFETs and also provided an in-depth discussion on the possibility of realizing doping-free 2D circuits thanks to polarity-controllable devices. For each topic we highlighted the main achievements and evaluated the challenges that remain to be addressed in order to integrate 2D materials into VLSI systems. This integration can be fruitful by using 2D materials alongside conventional silicon CMOS, where we could envison 2D-TMDCs circuits being integrated in the BEOL and graphene nanoribbons used for interconnects. A truly 3-dimensional nanosystem could be enabled by the low-temperature fabrication process required by 2D materials leading to dense 3D monolithic VLSI systems, integrating memory, sensors and electronics on the same chip [208]. Moreover, foldable and flexible electronic system could also greatly benefit from the thinness and large area availability of 2D materials, enabling more compact and portable wearable systems.

#### ACKNOWLEDGMENT

We thank C. Huyghebaert and F. Catthoor for their valuable input and stimulating discussions. We acknowledge financial support from the IMEC beyond CMOS program and the NSF Career Award number 1751064.

#### REFERENCES

- [1] P. R. Wallace, "The band theory of graphite," *Physical Review*, vol. 71, no. 9, p. 622, 1947.
- [2] J. Wilson and A. Yoffe, "The transition metal dichalcogenides discussion and interpretation of the observed optical, electrical and structural properties," *Advances in Physics*, vol. 18, no. 73, pp. 193–335, 1969.
- [3] K. S. Novoselov, A. K. Geim, S. V. Morozov, D. Jiang, Y. Zhang, S. V. Dubonos, I. V. Grigorieva, and A. A. Firsov, "Electric Field Effect in Atomically Thin Carbon Films," *Science*, vol. 306, no. 5696, pp. 666–669, 2004.
- [4] D. Jariwala, V. K. Sangwan, L. J. Lauhon, T. J. Marks, and M. C. Hersam, "Emerging device applications for semiconducting twodimensional transition metal dichalcogenides," ACS nano, vol. 8, no. 2, pp. 1102–1120, 2014.
- [5] Q. H. Wang, K. Kalantar-Zadeh, A. Kis, J. N. Coleman, and M. S. Strano, "Electronics and optoelectronics of two-dimensional transition metal dichalcogenides," *Nature nanotechnology*, vol. 7, no. 11, p. 699, 2012.

- [6] G. Fiori, F. Bonaccorso, G. Iannaccone, T. Palacios, D. Neumaier, A. Seabaugh, S. K. Banerjee, and L. Colombo, "Electronics based on two-dimensional materials," *Nature nanotechnology*, vol. 9, no. 10, pp. 768–779, 2014.
- [7] B. Radisavljevic, A. Radenovic, J. Brivio, V. Giacometti, and A. Kis, "Single-layer MoS<sub>2</sub> transistors," *Nature nanotechnology*, vol. 6, no. 3, pp. 147–50, 2011.
- [8] H. Wang, L. Yu, Y.-H. Lee, Y. Shi, A. Hsu, M. L. Chin, L.-J. Li, M. Dubey, J. Kong, and T. Palacios, "Integrated Circuits Based on Bilayer MoS<sub>2</sub> Transistors," *Nano Letters*, vol. 12, no. 9, pp. 4674– 4680, 2012.
- [9] L. Yu, A. Zubair, E. J. Santos, X. Zhang, Y. Lin, Y. Zhang, and T. Palacios, "High-performance WSe<sub>2</sub> complementary metal oxide semiconductor technology and integrated circuits," *Nano letters*, vol. 15, no. 8, pp. 4928–4934, 2015.
- [10] M. Tosun, S. Chuang, H. Fang, A. B. Sachid, M. Hettick, Y. Lin, Y. Zeng, and A. Javey, "High-gain inverters based on WSe<sub>2</sub> complementary field-effect transistors," ACS nano, vol. 8, no. 5, pp. 4948– 4953, 2014.
- [11] W. Cao, J. Kang, D. Sarkar, W. Liu, and K. Banerjee, "2D semiconductor FETs–Projections and design for sub-10 nm VLSI," *IEEE Transactions on Electron Devices*, vol. 62, no. 11, pp. 3459–3469, 2015.
- [12] V. Mishra, S. Smith, K. Ganapathi, and S. Salahuddin, "Dependence of intrinsic performance of transition metal dichalcogenide transistors on materials and number of layers at the 5 nm channel-length limit," in *Electron Devices Meeting (IEDM), 2013 IEEE International.* IEEE, 2013, pp. 5–6.
- [13] Y. Yoon, K. Ganapathi, and S. Salahuddin, "How good can monolayer MoS<sub>2</sub> transistors be?" *Nano letters*, vol. 11, no. 9, pp. 3768–3773, 2011.
- [14] L. Liu, S. B. Kumar, Y. Ouyang, and J. Guo, "Performance Limits of Monolayer Transition Metal Dichalcogenide Transistors," *IEEE Transactions on Electron Devices*, vol. 58, no. 9, pp. 3042–3047, 2011.
- [15] K. Kang, S. Xie, L. Huang, Y. Han, P. Y. Huang, K. F. Mak, C.-J. Kim, D. Muller, and J. Park, "High-mobility three-atom-thick semiconducting films with wafer-scale homogeneity," *Nature*, vol. 520, no. 7549, pp. 656–660, 2015.
- [16] K. Verguts, Y. Defossez, A. Leonhardt, J. De Messemaeker, K. Schouteden, C. Van Haesendonck, C. Huyghebaert, S. De Gendt, and S. Brems, "Growth of millimeter-sized graphene single crystals on al2o3(0001)/pt(111) template wafers using chemical vapor deposition," *ECS Journal of Solid State Science and Technology*, vol. 7, no. 12, pp. M195–M200, 2018.
- [17] J. Zhou, J. Lin, X. Huang, Y. Zhou, Y. Chen, J. Xia, H. Wang, Y. Xie, H. Yu, J. Lei, D. Wu, F. Liu, Q. Fu, Q. Zeng, C.-H. Hsu, C. Yang, L. Lu, T. Yu, Z. Shen, H. Lin, B. I. Yakobson, Q. Liu, K. Suenaga, G. Liu, and Z. Liu, "A library of atomically thin metal chalcogenides," *Nature*, vol. 556, no. 7701, pp. 355–359, 2018.
- [18] H. Yu, M. Liao, W. Zhao, G. Liu, X. J. Zhou, Z. Wei, X. Xu, K. Liu, Z. Hu, K. Deng, S. Zhou, J.-A. Shi, L. Gu, C. Shen, T. Zhang, L. Du, L. Xie, J. Zhu, W. Chen, R. Yang, D. Shi, and G. Zhang, "Wafer-Scale Growth and Transfer of Highly-Oriented Monolayer MoS<sub>2</sub> Continuous Films," *ACS Nano*, vol. 11, no. 12, pp. 12001–12007, 2017.
- [19] C. Huyghebaert, T. Schram, Q. Smets, T. Agarwal, D. Verreck, S. Brems, A. Phommahaxay, D. Chiappe, S. El-Kazi, C. de la Rosa, G. Arutchelvan, D. Cott, J. Ludwig, A. Gaur, S. Sutar, A. Leonhardt, D. Lin, M. Caymax, I. Asselberghs, G. Pourtois, and I. Radu, "2D materials: roadmap to CMOS integration," in 2018 IEEE International Electron Devices Meeting (IEDM), Dec 2018.
- [20] K. Kang, K.-H. Lee, Y. Han, H. Gao, S. Xie, D. A. Muller, and J. Park, "Layer-by-layer assembly of two-dimensional materials into wafer-scale heterostructures," *Nature*, vol. 550, Sep 2017.
- [21] H. Fang, S. Chuang, T. C. Chang, K. Takei, T. Takahashi, and A. Javey, "High-Performance Single Layered WSe<sub>2</sub> p-FETs with Chemically Doped Contacts," *Nano Letters*, vol. 12, no. 7, pp. 3788–3792, 2012.
- [22] A. K. Geim and I. V. Grigorieva, "Van der Waals heterostructures," *Nature*, vol. 499, pp. 419 EP –, Jul 2013.
- [23] D. Ovchinnikov, A. Allain, Y.-S. Huang, D. Dumcenco, and A. Kis, "Electrical Transport Properties of Single-Layer WS<sub>2</sub>," ACS Nano, vol. 8, no. 8, pp. 8174–8181, 2014.
- [24] B. Radisavljevic, M. B. Whitwick, and A. Kis, "Integrated Circuits and Logic Operations Based on Single-Layer MoS<sub>2</sub>," ACS Nano, vol. 5, no. 12, pp. 9934–9938, 2011.
- [25] W. Zhu, M. N. Yogeesh, S. Yang, S. H. Aldave, J.-S. Kim, S. Sonde, L. Tao, N. Lu, and D. Akinwande, "Flexible Black Phosphorus

- [26] A. B. Sachid, M. Tosun, S. B. Desai, C.-Y. Hsu, D.-H. Lien, S. R. Madhvapathy, Y.-Z. Chen, M. Hettick, J. S. Kang, Y. Zeng *et al.*, "Monolithic 3D CMOS using layered semiconductors," *Advanced Materials*, vol. 28, no. 13, pp. 2547–2554, 2016.
- [27] G. V. Resta, Y. Balaji, D. Lin, I. P. Radu, F. Catthoor, P.-E. Gaillardon, and G. De Micheli, "Doping-Free Complementary Logic Gates Enabled by Two-Dimensional Polarity-Controllable Transistors," ACS Nano, vol. 12, no. 7, pp. 7039–7047, 2018.
- [28] K. K. Smithe, C. D. English, S. V. Suryavanshi, and E. Pop, "Intrinsic electrical transport and performance projections of synthetic monolayer MoS<sub>2</sub> devices," 2D Materials, vol. 4, no. 1, 2017.
- [29] K. Verguts, K. Schouteden, C.-H. Wu, L. Peters, N. Vrancken, X. Wu, Z. Li, M. Erkens, C. Porret, C. Huyghebaert, C. Van Haesendonck, S. De Gendt, and S. Brems, "Controlling Water Intercalation Is Key to a Direct Graphene Transfer," ACS Applied Materials & Interfaces, vol. 9, no. 42, pp. 37484–37492, oct 2017.
- [30] L. Banszerus, M. Schmitz, S. Engels, J. Dauber, M. Oellers, F. Haupt, K. Watanabe, T. Taniguchi, B. Beschoten, and C. Stampfer, "Ultrahighmobility graphene devices from chemical vapor deposition on reusable copper," *Science Advances*, vol. 1, no. 6, 2015.
- [31] Z. Xu, H. Tian, A. Khanaki, R. Zheng, M. Suja, and J. Liu, "Largearea growth of multi-layer hexagonal boron nitride on polished cobalt foils by plasma-assisted molecular beam epitaxy," *Scientific Reports*, vol. 7, pp. 43 100 EP –, Feb 2017, article.
- [32] W. Chen, J. Zhao, J. Zhang, L. Gu, Z. Yang, X. Li, H. Yu, X. Zhu, R. Yang, D. Shi, X. Lin, J. Guo, X. Bai, and G. Zhang, "Oxygen-Assisted Chemical Vapor Deposition Growth of Large Single-Crystal and High-Quality Monolayer MoS<sub>2</sub>," *Journal of the American Chemical Society*, vol. 137, no. 50, pp. 15632–15635, 2015.
- [33] D. Chiappe, J. Ludwig, A. Leonhardt, S. El Kazzi, A. Nalin Mehta, T. Nuytten, U. Celano, S. Sutar, G. Pourtois, M. Caymax, K. Paredis, W. Vandervorst, D. Lin, S. De Gendt, K. Barla, C. Huyghebaert, I. Asselberghs, and I. Radu, "Layer-controlled epitaxy of 2D semiconductors: Bridging nanoscale phenomena to wafer-scale uniformity," *Nanotechnology*, vol. 29, no. 42, aug 2018.
- [34] N. Choudhary, J. Park, J. Y. Hwang, and W. Choi, "Growth of large-scale and thickness-modulated MoS<sub>2</sub> nanosheets," ACS applied materials & interfaces, vol. 6, no. 23, pp. 21215–21222, 2014.
- [35] C.-S. Lee, K. W. Shin, H.-J. Song, H. Park, Y. Cho, D.-H. Im, H. Lee, J.-H. Lee, J. Y. Won, J. G. Chung *et al.*, "Fabrication of metal/graphene hybrid interconnects by direct graphene growth and their integration properties," *Advanced Electronic Materials*, vol. 4, no. 6, p. 1700624, 2018.
- [36] T. Schram, Q. Smets, B. Groven, M. H. Heyne, E. Kunnen, A. Thiam, K. Devriendt, A. Delabie, D. Lin, M. Lux, D. Chiappe, I. Asselberghs, S. Brus, C. Huyghebaert, S. Sayan, A. Juncker, M. Caymax, and I. P. Radu, "WS<sub>2</sub> transistors on 300 mm wafers with BEOL compatibility," in 2017 47th European Solid-State Device Research Conference (ESSDERC). IEEE, sep 2017, pp. 212–215.
- [37] R. Yue, Y. Nie, L. A. Walsh, R. Addou, C. Liang, N. Lu, A. T. Barton, H. Zhu, Z. Che, D. Barrera, L. Cheng, P.-R. Cha, Y. J. Chabal, J. W. P. Hsu, J. Kim, M. J. Kim, L. Colombo, R. M. Wallace, K. Cho, and C. L. Hinkle, "Nucleation and growth of WSe<sub>2</sub>: enabling large grain transition metal dichalcogenides," 2D Materials, vol. 4, no. 4, p. 045019, 2017.
- [38] W. Wan, L. Zhan, B. Xu, F. Zhao, Z. Zhu, Y. Zhou, Z. Yang, T. Shih, and W. Cai, "Temperature-Related Morphological Evolution of MoS<sub>2</sub> Domains on Graphene and Electron Transfer within Heterostructures," *Small*, vol. 13, no. 15, p. 1603549, 2017.
- [39] W. H. Chae, J. D. Cain, E. D. Hanson, A. A. Murthy, and V. P. Dravid, "Substrate-induced strain and charge doping in CVD-grown monolayer MoS<sub>2</sub>," *Applied Physics Letters*, vol. 111, no. 14, p. 143106, 2017.
- [40] X. Li, Y. Zhu, W. Cai, M. Borysiak, B. Han, D. Chen, R. D. Piner, L. Colombo, and R. S. Ruoff, "Transfer of large-area graphene films for high-performance transparent conductive electrodes," *Nano Letters*, vol. 9, no. 12, pp. 4359–4363, 2009.
- [41] A. Gurarslan, Y. Yu, L. Su, Y. Yu, F. Suarez, S. Yao, Y. Zhu, M. Ozturk, Y. Zhang, and L. Cao, "Surface-Energy-Assisted Perfect Transfer of Centimeter-Scale Monolayer and Few-Layer MoS<sub>2</sub> Films onto Arbitrary Substrates," ACS Nano, vol. 8, no. 11, pp. 11522– 11528, 2014.
- [42] J. Shim, C. H. Lui, T. Y. Ko, Y.-J. Yu, P. Kim, T. F. Heinz, and S. Ryu, "Water-gated charge doping of graphene induced by mica substrates," *Nano letters*, vol. 12, no. 2, pp. 648–654, 2012.

- [43] V. V. Afanas'ev, D. Chiappe, A. Leonhardt, M. Houssa, C. Huyghebaert, I. Radu, and A. Stesmans, "Internal Photoemission of Electrons from 2-Dimensional Semiconductors," *ECS Transactions*, vol. 80, no. 1, pp. 191–201, 2017.
- [44] A. Leonhardt, D. Chiappe, I. Asselberghs, C. Huyghebaert, I. Radu, and S. De Gendt, "Improving MOCVD MoS<sub>2</sub> Electrical Performance: Impact of Minimized Water and Air Exposure Conditions," *IEEE Electron Device Letters*, vol. 38, no. 11, pp. 1606–1609, nov 2017.
- [45] L. Banszerus, H. Janssen, M. Otto, A. Epping, T. Taniguchi, K. Watanabe, B. Beschoten, D. Neumaier, and C. Stampfer, "Identifying suitable substrates for high-quality graphene-based heterostructures," 2D Materials, vol. 4, no. 2, p. 025030, 2017.
- [46] B. G. Shin, G. H. Han, S. J. Yun, H. M. Oh, J. J. Bae, Y. J. Song, C. Y. Park, and Y. H. Lee, "Indirect Bandgap Puddles in Monolayer MoS<sub>2</sub> by Substrate-Induced Local Strain," *Advanced Materials*, vol. 28, no. 42, pp. 9378–9384, 2016.
- [47] C. Lee, S. Rathi, M. A. Khan, D. Lim, Y. Kim, S. J. Yun, D.-H. Youn, K. Watanabe, T. Taniguchi, and G.-H. Kim, "Comparison of trapped charges and hysteresis behavior in hBN encapsulated single MoS<sub>2</sub> flake based field effect transistors on SiO<sub>2</sub> and hBN substrates," *Nanotechnology*, vol. 29, no. 33, p. 335202, 2018.
- [48] A. K. Geim and I. V. Grigorieva, "Van der Waals heterostructures," *Nature*, vol. 499, no. 7459, pp. 419–425, 2013.
- [49] K. Novoselov, A. Mishchenko, A. Carvalho, and A. C. Neto, "2D materials and van der Waals heterostructures," *Science*, vol. 353, no. 6298, p. aac9439, 2016.
- [50] J. H. Yu, H. R. Lee, S. S. Hong, D. Kong, H.-W. Lee, H. Wang, F. Xiong, S. Wang, and Y. Cui, "Vertical heterostructure of twodimensional MoS<sub>2</sub> and WSe<sub>2</sub> with vertically aligned layers," *Nano letters*, vol. 15, no. 2, pp. 1031–1035, 2015.
- [51] Y. Gong, J. Lin, X. Wang, G. Shi, S. Lei, Z. Lin, X. Zou, G. Ye, R. Vajtai, B. I. Yakobson *et al.*, "Vertical and in-plane heterostructures from WS<sub>2</sub>/MoS<sub>2</sub> monolayers," *Nature materials*, vol. 13, no. 12, p. 1135, 2014.
- [52] T. Yang, B. Zheng, Z. Wang, T. Xu, C. Pan, J. Zou, X. Zhang, Z. Qi, H. Liu, Y. Feng, W. Hu, F. Miao, L. Sun, X. Duan, and A. Pan, "Van der Waals epitaxial growth and optoelectronics of large-scale WSe<sub>2</sub>/SnS<sub>2</sub> vertical bilayer *p-n* junctions," *Nature Communications*, vol. 8, no. 1, p. 1906, 2017.
- [53] Y. Qian, H. Van Ngoc, and D. J. Kang, "Growth of Graphene/h-BN Heterostructures on Recyclable Pt Foils by One-Batch Chemical Vapor Deposition," *Scientific Reports*, vol. 7, no. 1, p. 17083, 2017.
- [54] Z. Zhang, P. Chen, X. Duan, K. Zang, J. Luo, and X. Duan, "Robust epitaxial growth of two-dimensional heterostructures, multiheterostructures, and superlattices," *Science*, 2017.
- [55] P. K. Sahoo, S. Memaran, Y. Xin, L. Balicas, and H. R. Gutiérrez, "One-pot growth of two-dimensional lateral heterostructures via sequential edge-epitaxy," *Nature*, vol. 553, pp. 63 EP –, Jan 2018.
- [56] L. Tao, H. Li, Y. Gao, Z. Chen, L. Wang, Y. Deng, J. Zhang, and J.-B. Xu, "Deterministic and Etching-Free Transfer of Large-Scale 2D Layered Materials for Constructing Interlayer Coupled van der Waals Heterostructures," *Advanced Materials Technologies*, vol. 3, no. 5, p. 1700282, 2018.
- [57] S. Boandoh, F. O.-T. Agyapong-Fordjour, S. H. Choi, J. S. Lee, J.-H. Park, H. Ko, G. Han, S. J. Yun, S. Park, Y.-M. Kim, W. Yang, Y. H. Lee, S. M. Kim, and K. K. Kim, "Wafer-scale van der Waals heterostructures with ultraclean interfaces via the aid of viscoelastic polymer," ACS Applied Materials & Interfaces, vol. 0, no. ja, p. null, 0.
- [58] D. Unuchek, A. Ciarrocchi, A. Avsar, K. Watanabe, T. Taniguchi, and A. Kis, "Room-temperature electrical control of exciton flux in a van der waals heterostructure," *Nature*, vol. 560, no. 7718, p. 340, 2018.
- [59] E. V. Calman, M. M. Fogler, L. V. Butov, S. Hu, A. Mishchenko, and A. K. Geim, "Indirect excitons in van der Waals heterostructures at room temperature," *Nature Communications*, vol. 9, no. 1, p. 1895, 2018.
- [60] P. Alonso-González, A. Y. Nikitin, Y. Gao, A. Woessner, M. B. Lundeberg, A. Principi, N. Forcellini, W. Yan, S. Vélez, A. J. Huber, K. Watanabe, T. Taniguchi, F. Casanova, L. E. Hueso, M. Polini, J. Hone, F. H. L. Koppens, and R. Hillenbrand, "Acoustic terahertz graphene plasmons revealed by photocurrent nanoscopy," *Nature Nanotechnology*, vol. 12, pp. 31 EP –, Oct 2016.
- [61] B. Yao, Y. Liu, S. W. Huang, C. Choi, Z. Xie, J. F. Flores, Y. Wu, M. Yu, D. L. Kwong, Y. Huang, Y. Rao, X. Duan, and C. W. Wong, "Broadband gate-tunable terahertz plasmons in graphene heterostructures," *Nature Photonics*, vol. 12, no. 1, pp. 22–28, 2018.

- [62] L. Yu, D. El-Damak, U. Radhakrishna, X. Ling, A. Zubair, Y. Lin, Y. Zhang, M.-H. Chuang, Y.-H. Lee, D. Antoniadis, J. Kong, A. Chandrakasan, and T. Palacios, "Design, Modeling, and Fabrication of Chemical Vapor Deposition Grown MoS<sub>2</sub> Circuits with E-Mode FETs for Large-Area Electronics," *Nano Letters*, vol. 16, no. 10, pp. 6349– 6356, 2016.
- [63] W. Zhu, S. Park, M. N. Yogeesh, and D. Akinwande, "Advancements in 2D flexible nanoelectronics: from material perspectives to RF applications," *Flexible and Printed Electronics*, vol. 2, no. 4, p. 043001, 2017.
- [64] X. Zhou, X. Hu, J. Yu, S. Liu, Z. Shu, Q. Zhang, H. Li, Y. Ma, H. Xu, and T. Zhai, "2D Layered Material-Based van der Waals Heterostructures for Optoelectronics," *Advanced Functional Materials*, vol. 28, no. 14, p. 1706587, 2018.
- [65] E. Pomerantseva and Y. Gogotsi, "Two-dimensional heterostructures for energy storage," *Nature Energy*, vol. 2, pp. 17089 EP –, Jun 2017, perspective.
- [66] S. Yang, C. Jiang, and S.-h. Wei, "Gas sensing in 2D materials," Applied Physics Reviews, vol. 4, no. 2, p. 021304, 2017.
- [67] A. C. t. Ferrari, "Science and technology roadmap for graphene, related two-dimensional crystals, and hybrid systems," *Nanoscale*, vol. 7, no. 11, pp. 4598–4810, 2015.
- [68] N. Briggs, S. Subramanian, Z. Lin, X. Li, X. Zhang, K. Zhang, K. Xiao, D. Geohegan, R. Wallace, L.-Q. Chen, M. Terrones, A. Ebrahimi, S. Das, J. Redwing, C. Hinkle, K. Momeni, A. van Duin, V. Crespi, S. Kar, and J. A. Robinson, "A Roadmap for Electronic Grade 2-Dimensional Materials," *ArXiv e-prints*, p. arXiv:1808.10514, Aug. 2018.
- [69] IRDS, International Roadmap for Devices and Systems: 2017 Edition. IEEE, 2018.
- [70] T. Agarwal, A. Szabo, M. G. Bardon, B. Soree, I. Radu, P. Raghavan, M. Luisier, W. Dehaene, and M. Heyns, "Benchmarking of monolithic 3D integrated MX<sub>2</sub> FETs with Si FinFETs," in 2017 IEEE International Electron Devices Meeting (IEDM), Dec 2017, pp. 5.7.1–5.7.4.
- [71] T. A. Ameen, H. Ilatikhameneh, G. Klimeck, and R. Rahman, "Fewlayer Phosphorene: An Ideal 2D Material For Tunnel Transistors," *Scientific Reports*, vol. 6, pp. 28515 EP –, Jun 2016, article.
- [72] E. G. Marin, D. Marian, G. Iannaccone, and G. Fiori, "First principles investigation of tunnel FETs based on nanoribbons from topological two-dimensional materials," *Nanoscale*, vol. 9, pp. 19390–19397, 2017.
- [73] G. H. Shin, B. Koo, H. Park, Y. Woo, J. E. Lee, and S.-Y. Choi, "Vertical-Tunnel Field-Effect Transistor Based on a Silicon MoS<sub>2</sub> Three - Dimensional Two - Dimensional Heterostructure," ACS Applied Materials & Interfaces, no. 0, 2018.
- [74] D. Jiménez, "Drift-diffusion model for single layer transition metal dichalcogenide field-effect transistors," *Applied Physics Letters*, vol. 101, no. 24, p. 243501, 2012.
- [75] W. Cao, J. Kang, W. Liu, and K. Banerjee, "A compact current–voltage model for 2D semiconductor based field-effect transistors considering interface traps, mobility degradation, and inefficient doping effect," *IEEE Transactions on Electron Devices*, vol. 61, no. 12, pp. 4282– 4290, 2014.
- [76] L. Wang, Y. Li, X. Feng, K.-W. Ang, X. Gong, A. Thean, and G. Liang, "A unified surface potential based physical compact model for both unipolar and ambipolar 2d-fet: Experimental verification and circuit demonstration," in *Electron Devices Meeting (IEDM)*, 2017 IEEE International. IEEE, 2017, pp. 31–4.
- [77] C. Yadav, P. Rastogi, T. Zimmer, and Y. S. Chauhan, "Charge-based modeling of transition metal dichalcogenide transistors including ambipolar, trapping, and negative capacitance effects," *IEEE Transactions* on *Electron Devices*, no. 99, pp. 1–7, 2018.
- [78] B. Das and S. Mahapatra, "An atom-to-circuit modeling approach to all-2D metal-insulator-semiconductor field-effect transistors," *npj 2D Materials and Applications*, vol. 2, no. 1, p. 28, 2018.
- [79] Y. Y. Illarionov, G. Rzepa, M. Waltl, T. Knobloch, A. Grill, M. M. Furchi, T. Mueller, and T. Grasser, "The role of charge trapping in MoS<sub>2</sub>/SiO<sub>2</sub> and MoS<sub>2</sub>/hBN field-effect transistors," 2D Materials, vol. 3, no. 3, pp. 1–10, 2016.
- [80] G. Arutchelvan, C. J. Lockhart de la Rosa, P. Matagne, S. Sutar, I. Radu, C. Huyghebaert, S. De Gendt, and M. Heyns, "From the metal to the channel: a study of carrier injection through the metal/2D MoS<sub>2</sub> interface," *Nanoscale*, vol. 9, no. 30, pp. 10869–10879, 2017.
- [81] B. Stampfer, F. Zhang, Y. Y. Illarionov, T. Knobloch, P. Wu, M. Waltl, A. Grill, J. Appenzeller, and T. Grasser, "Characterization of Single Defects in Ultrascaled MoS<sub>2</sub> Field-Effect Transistors," ACS Nano, vol. 12, no. 6, pp. 5368–5375, 2018.

- [82] A. Castellanos-Gomez, M. Buscema, R. Molenaar, V. Singh, L. Janssen, H. S. J. van der Zant, and G. A. Steele, "Deterministic transfer of two-dimensional materials by all-dry viscoelastic stamping," 2D Materials, vol. 1, no. 1, p. 011002, 2014.
- [83] K. Xu, Y. Wang, Y. Zhao, and Y. Chai, "Modulation Doping of Transition Metal Dichalocogenides/Oxides Heterostructure," J. Mater. Chem. C, vol. 5, pp. 376–381, 2016.
- [84] S.-S. Chee, C. Oh, M. Son, G.-C. Son, H. Jang, T. J. Yoo, S. Lee, W. Lee, J. Y. Hwang, H. Choi, B. H. Lee, and M.-H. Ham, "Sulfur vacancy-induced reversible doping of transition metal disulfides via hydrazine treatment," *Nanoscale*, vol. 9, no. 27, pp. 9333–9339, 2017.
- [85] M. Liu, J. Shi, Y. Li, X. Zhou, D. Ma, Y. Qi, Y. Zhang, and Z. Liu, "Temperature-Triggered Sulfur Vacancy Evolution in Monolayer MoS<sub>2</sub>/Graphene Heterostructures," *Small*, vol. 13, no. 40, pp. 1–8, 2017.
- [86] C. J. Lockhart de la Rosa, G. Arutchelvan, A. Leonhardt, C. Huyghebaert, I. Radu, M. Heyns, and S. De Gendt, "Relation between film thickness and surface doping of MoS<sub>2</sub> based field effect transistors," *APL Materials*, vol. 6, no. 5, p. 058301, may 2018.
- [87] D. Li, M. Chen, Q. Zong, and Z. Zhang, "Floating-Gate Manipulated Graphene-Black Phosphorus Heterojunction for Nonvolatile Ambipolar Schottky Junction Memories, Memory Inverter Circuits, and Logic Rectifiers," *Nano Letters*, vol. 17, no. 10, pp. 6353–6359, 2017.
- [88] Z. Wang, Q. Li, Y. Chen, B. Cui, Y. Li, F. Besenbacher, and M. Dong, "The ambipolar transport behavior of WSe<sub>2</sub> transistors and its analogue circuits," *NPG Asia Materials*, vol. 10, no. 8, pp. 703–712, 2018.
- [89] N. Colthup, Introduction to infrared and Raman spectroscopy. Elsevier, 2012.
- [90] A. Splendiani, L. Sun, Y. Zhang, T. Li, J. Kim, C.-Y. Chim, G. Galli, and F. Wang, "Emerging photoluminescence in monolayer MoS<sub>2</sub>," *Nano letters*, vol. 10, no. 4, pp. 1271–1275, 2010.
- [91] G. Binnig, C. F. Quate, and C. Gerber, "Atomic force microscope," *Physical review letters*, vol. 56, no. 9, p. 930, 1986.
- [92] A. Gaur, Y. Balaji, D. Lin, C. Adelmann, J. V. Houdt, M. Heyns, D. Mocuta, and I. Radu, "Demonstration of 2e12cm2eV1 2D-oxide interface trap density on back-gated MoS<sub>2</sub> flake devices with 2.5nm EOT," *Microelectronic Engineering*, vol. 178, pp. 145 – 149, 2017, special issue of Insulating Films on Semiconductors (INFOS 2017).
- [93] X. Liu and M. C. Hersam, "Interface Characterization and Control of 2D Materials and Heterostructures," *Advanced Materials*, vol. 30, no. 39, p. 1801586, 2018.
- [94] S. B. Desai, S. R. Madhvapathy, A. B. Sachid, J. P. Llinas, Q. Wang, G. H. Ahn, G. Pitner, M. J. Kim, J. Bokor, C. Hu *et al.*, "MoS<sub>2</sub> transistors with 1-nanometer gate lengths," *Science*, vol. 354, no. 6308, pp. 99–102, 2016.
- [95] A. Nourbakhsh, A. Zubair, R. N. Sajjad, A. Tavakkoli KG, W. Chen, S. Fang, X. Ling, J. Kong, M. S. Dresselhaus, E. Kaxiras et al., "MoS<sub>2</sub> Field-Effect Transistor with Sub-10 nm Channel Length," *Nano letters*, vol. 16, no. 12, pp. 7798–7806, 2016.
- [96] Y. Liu, J. Guo, E. Zhu, L. Liao, S.-J. Lee, M. Ding, I. Shakir, V. Gambin, Y. Huang, and X. Duan, "Approaching the Schottky–Mott limit in van der Waals metal–semiconductor junctions," *Nature*, p. 1, 2018.
- [97] S.-Y. Seo, J. Park, J. Park, K. Song, S. Cha, S. Sim, S.-Y. Choi, H. W. Yeom, H. Choi, and M.-H. Jo, "Writing monolithic integrated circuits on a two-dimensional semiconductor with a scanning light probe," *Nature Electronics*, vol. 1, no. 9, pp. 512–517, 2018.
- [98] S. Das and J. Appenzeller, "WSe<sub>2</sub> field effect transistors with enhanced ambipolar characteristics," *Applied physics letters*, vol. 103, no. 10, p. 103501, 2013.
- [99] S. Nakaharai, M. Yamamoto, K. Ueno, Y.-F. Lin, S.-L. Li, and K. Tsukagoshi, "Electrostatically reversible polarity of ambipolar α-MoTe<sub>2</sub> transistors," ACS nano, vol. 9, no. 6, pp. 5976–5983, 2015.
- [100] L. Yang, K. Majumdar, Y. Du, H. Liu, H. Wu, M. Hatzistergos, P. Hung, R. Tieckelmann, W. Tsai, C. Hobbs *et al.*, "High-performance MoS<sub>2</sub> field-effect transistors enabled by chloride doping: Record low contact resistance ( $0.5 \text{ k}\Omega \cdot \mu m$ ) and record high drain current ( $460 \ \mu A/\mu m$ )," in *VLSI Technology (VLSI-Technology): Digest of Technical Papers*, 2014 Symposium on. IEEE, 2014, pp. 1–2.
- [101] S. Das, H.-Y. Chen, A. V. Penumatcha, and J. Appenzeller, "High performance multilayer MoS<sub>2</sub> transistors with scandium contacts," *Nano letters*, vol. 13, no. 1, pp. 100–105, 2012.
- [102] K.-S. Li, B.-W. Wu, L.-J. Li, M.-Y. Li, C.-C. K. Cheng, C.-L. Hsu, C.-H. Lin, Y.-J. Chen, C.-C. Chen, C.-T. Wu *et al.*, "MoS<sub>2</sub> U-shape MOSFET with 10 nm channel length and poly-Si source/drain serving as seed for full wafer CVD MoS<sub>2</sub> availability," in *VLSI Technology*, 2016 IEEE Symposium on. IEEE, 2016, pp. 1–2.

- [103] A. Allain, J. Kang, K. Banerjee, and A. Kis, "Electrical contacts to two-dimensional semiconductors," *Nature Materials*, vol. 14, no. 12, p. 1195, 2015.
- [104] S. Wachter, D. K. Polyushkin, O. Bethge, and T. Mueller, "A Microprocessor based on a Two-Dimensional Semiconductor," *Nat. Commun.*, vol. 8, p. 14948, 2017.
- [105] H. Wang, L. Yu, Y.-H. Lee, W. Fang, A. Hsu, P. Herring, M. Chin, M. Dubey, L.-J. Li, J. Kong *et al.*, "Large-scale 2D electronics based on single-layer MoS<sub>2</sub> grown by chemical vapor deposition," in *Electron Devices Meeting (IEDM)*, 2012 *IEEE International*. IEEE, 2012, pp. 4–6.
- [106] C. Gong, L. Colombo, R. M. Wallace, and K. Cho, "The unusual mechanism of partial Fermi level pinning at metal–MoS<sub>2</sub> interfaces," *Nano letters*, vol. 14, no. 4, pp. 1714–1720, 2014.
- [107] L. Yang, K. Majumdar, H. Liu, Y. Du, H. Wu, M. Hatzistergos, P. Hung, R. Tieckelmann, W. Tsai, C. Hobbs *et al.*, "Chloride molecular doping technique on 2D materials: WS<sub>2</sub> and MoS<sub>2</sub>," *Nano letters*, vol. 14, no. 11, pp. 6275–6280, 2014.
- [108] H. M. Khalil, M. F. Khan, J. Eom, and H. Noh, "Highly stable and tunable chemical doping of multilayer WS<sub>2</sub> field effect transistor: Reduction in contact resistance," ACS applied materials & interfaces, vol. 7, no. 42, pp. 23589–23596, 2015.
- [109] D. Xiang, C. Han, J. Wu, S. Zhong, Y. Liu, J. Lin, X.-A. Zhang, W. P. Hu, B. Özyilmaz, A. C. Neto *et al.*, "Surface transfer doping induced effective modulation on ambipolar characteristics of few-layer black phosphorus," *Nature communications*, vol. 6, p. 6485, 2015.
- [110] H.-L. Tang, M.-H. Chiu, C.-C. Tseng, S.-H. Yang, K.-J. Hou, S.-Y. Wei, J.-K. Huang, Y.-F. Lin, C.-H. Lien, and L.-J. Li, "Multilayer Graphene–WSe<sub>2</sub> Heterostructures for WSe<sub>2</sub> Transistors," ACS nano, vol. 11, no. 12, pp. 12817–12823, 2017.
- [111] S. Das, M. Dubey, and A. Roelofs, "High gain, low noise, fully complementary logic inverter based on bi-layer WSe<sub>2</sub> field effect transistors," *Applied Physics Letters*, vol. 105, no. 8, p. 083511, 2014.
- [112] J.-K. Huang, J. Pu, C.-L. Hsu, M.-H. Chiu, Z.-Y. Juang, Y.-H. Chang, W.-H. Chang, Y. Iwasa, T. Takenobu, and L.-J. Li, "Large-area synthesis of highly crystalline WSe<sub>2</sub> monolayers and device applications," *ACS nano*, vol. 8, no. 1, pp. 923–930, 2013.
- [113] N. R. Pradhan, D. Rhodes, Y. Xin, S. Memaran, L. Bhaskaran, M. Siddiq, S. Hill, P. M. Ajayan, and L. Balicas, "Ambipolar Molybdenum Diselenide Field-Effect Transistors: Field-Effect and Hall Mobilities," *ACS Nano*, vol. 8, no. 8, pp. 7923–7929, 2014, pMID: 25007391.
- [114] Y.-F. Lin, Y. Xu, S.-T. Wang, S.-L. Li, M. Yamamoto, A. Aparecido-Ferreira, W. Li, H. Sun, S. Nakaharai, W.-B. Jian *et al.*, "Ambipolar MoTe<sub>2</sub> transistors and their applications in logic circuits," *Advanced Materials*, vol. 26, no. 20, pp. 3263–3269, 2014.
- [115] M. J. Mleczko, C. Zhang, H. R. Lee, H.-H. Kuo, B. Magyari-Köpe, R. G. Moore, Z.-X. Shen, I. R. Fisher, Y. Nishi, and E. Pop, "HfSe<sub>2</sub> and ZrSe<sub>2</sub>: Two-dimensional semiconductors with native high-κ oxides," *Science Advances*, vol. 3, no. 8, p. e1700481, 2017.
- [116] L. Li, Y. Yu, G. J. Ye, Q. Ge, X. Ou, H. Wu, D. Feng, X. H. Chen, and Y. Zhang, "Black phosphorus field-effect transistors," *Nature nanotechnology*, vol. 9, no. 5, p. 372, 2014.
- [117] F. Xia, H. Wang, and Y. Jia, "Rediscovering black phosphorus as an anisotropic layered material for optoelectronics and electronics," *Nature communications*, vol. 5, p. 4458, 2014.
- [118] M. C. Robbins and S. J. Koester, "Black Phosphorus p-and n-MOSFETs With Electrostatically Doped Contacts," *IEEE Electron Device Letters*, vol. 38, no. 2, pp. 285–288, 2017.
- [119] Y. Huang, J. Qiao, K. He, S. Bliznakov, E. Sutter, X. Chen, D. Luo, F. Meng, D. Su, J. Decker, W. Ji, R. S. Ruoff, and P. Sutter, "Interaction of Black Phosphorus with Oxygen and Water," *Chemistry of Materials*, vol. 28, no. 22, pp. 8330–8339, 2016.
- [120] K. Novoselov, A. K. Geim, S. Morozov, D. Jiang, M. Katsnelson, I. Grigorieva, S. Dubonos, and A. Firsov, "Two-dimensional gas of massless Dirac fermions in graphene," *nature*, vol. 438, no. 7065, pp. 197–200, 2005.
- [121] L. Li and H.-S. P. Wong, "Integrating Graphene into Future Generations of Interconnect Wires," in 2018 IEEE International Electron Devices Meeting (IEDM). IEEE, 2018, pp. 5–5.
- [122] W.-S. Zhao, Z.-H. Cheng, J. Wang, K. Fu, D.-W. Wang, P. Zhao, G. Wang, and L. Dong, "Vertical Graphene Nanoribbon Interconnects at the End of the Roadmap," *IEEE Transactions on Electron Devices*, vol. 65, no. 6, pp. 2632–2637, 2018.
- [123] L. Li, Z. Zhu, T. Wang, J. A. Currivan-Incorvia, A. Yoon, and H.-S. P. Wong, "BEOL compatible graphene/Cu with improved electromigration lifetime for future interconnects," in *Electron Devices Meeting* (*IEDM*), 2016 *IEEE International*. IEEE, 2016, pp. 9–5.

- [124] J. Jiang, J. H. Chu, and K. Banerjee, "CMOS-Compatible Doped-Multilayer-Graphene Interconnects for Next-Generation VLSI," in 2018 IEEE International Electron Devices Meeting (IEDM). IEEE, 2018, pp. 34–5.
- [125] T. Roy, M. Tosun, J. S. Kang, A. B. Sachid, S. B. Desai, M. Hettick, C. C. Hu, and A. Javey, "Field-effect transistors built from all twodimensional material components," ACS nano, vol. 8, no. 6, pp. 6259– 6264, 2014.
- [126] Z. Chen, W. Ren, L. Gao, B. Liu, S. Pei, and H.-M. Cheng, "Threedimensional flexible and conductive interconnected graphene networks grown by chemical vapour deposition," *Nature materials*, vol. 10, no. 6, p. 424, 2011.
- [127] R.-H. Kim, M.-H. Bae, D. G. Kim, H. Cheng, B. H. Kim, D.-H. Kim, M. Li, J. Wu, F. Du, H.-S. Kim *et al.*, "Stretchable, transparent graphene interconnects for arrays of microscale inorganic light emitting diodes on rubber substrates," *Nano letters*, vol. 11, no. 9, pp. 3881–3886, 2011.
- [128] K. S. Novoselov, V. Fal, L. Colombo, P. Gellert, M. Schwab, K. Kim et al., "A roadmap for graphene," nature, vol. 490, no. 7419, p. 192, 2012.
- [129] X. Li, K. Ma, S. George, J. Sampson, and V. Narayanan, "Enabling Internet-of-Things with Opportunities Brought by Emerging Devices, Circuits and Architectures," in VLSI-SoC: System-on-Chip in the Nanoscale Era – Design, Verification and Reliability. Springer International Publishing, 2017, pp. 1–23.
- [130] A. C. Seabaugh and Q. Zhang, "Low-Voltage Tunnel Transistors for Beyond CMOS Logic," *Proceedings of the IEEE*, vol. 98, no. 12, pp. 2095–2110, dec 2010.
- [131] M. Alioto, Enabling the Internet of Things: From Integrated Circuits to Integrated Systems. Springer, 2017.
- [132] X. Li, K. Ma, S. George, J. Sampson, and V. Narayanan, "Enabling internet-of-things with opportunities brought by emerging devices, circuits and architectures," in *IFIP/IEEE International Conference on Very Large Scale Integration-System on a Chip.* Springer, 2016, pp. 1–23.
- [133] X. Li, S. George, K. Ma, W. Y. Tsai, A. Aziz, J. Sampson, S. K. Gupta, M. F. Chang, Y. Liu, S. Datta, and V. Narayanan, "Advancing Nonvolatile Computing with Nonvolatile NCFET Latches and Flip-Flops," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 64, no. 11, pp. 2907–2919, 2017.
- [134] X. Li, J. Sampson, A. Khan, K. Ma, S. George, A. Aziz, S. K. Gupta, S. Salahuddin, M. F. Chang, S. Datta, and V. Narayanan, "Enabling Energy-Efficient Nonvolatile Computing with Negative Capacitance FET," *IEEE Transactions on Electron Devices*, vol. 64, no. 8, pp. 3452– 3458, 2017.
- [135] X. Liu, D. Qu, H.-m. Li, I. Moon, F. Ahmed, C. Kim, M. Lee, Y. Choi, J. H. Cho, J. C. Hone, and W. J. Yoo, "Modulation of Quantum Tunneling via a Vertical Two-Dimensional Black Phosphorus and Molybdenum Disulfide pn Junction," ACS Nano, vol. 11, no. 9, pp. 9143–9150, sep 2017.
- [136] D. Sarkar, X. Xie, W. Liu, W. Cao, J. Kang, Y. Gong, S. Kraemer, P. M. Ajayan, and K. Banerjee, "A subthermionic tunnel field-effect transistor with an atomically thin channel," *Nature*, vol. 526, no. 7571, pp. 91–95, oct 2015.
- [137] Z. Guo, Y. Chen, H. Zhang, J. Wang, W. Hu, S. Ding, D. W. Zhang, P. Zhou, and W. Bao, "Independent Band Modulation in 2D van der Waals Heterostructures via a Novel Device Architecture," *Advanced Science*, vol. 5, no. 9, p. 1800237, sep 2018.
- [138] Y. Balaji, Q. Smets, C. J. L. D. L. Rosa, A. K. A. Lu, D. Chiappe, T. Agarwal, D. H. C. Lin, C. Huyghebaert, I. Radu, D. Mocuta, and G. Groeseneken, "Tunneling Transistors Based on MoS<sub>2</sub>/MoTe<sub>2</sub> van der Waals Heterostructures," *IEEE Journal of the Electron Devices Society*, vol. 6, no. January, pp. 1048–1055, 2018.
- [139] A. Nourbakhsh, A. Zubair, M. S. Dresselhaus, and T. Palacios, "Transport Properties of a MoS<sub>2</sub> /WSe<sub>2</sub> Heterojunction Transistor and Its Potential for Application," *Nano Letters*, vol. 16, no. 2, pp. 1359–1366, feb 2016.
- [140] M. Huang, S. Li, Z. Zhang, X. Xiong, X. Li, and Y. Wu, "Multifunctional high-performance van der Waals heterostructures," *Nature Nanotechnology*, no. October, pp. 1–8, 2017.
- [141] A. M. Ionescu and H. Riel, "Tunnel field-effect transistors as energyefficient electronic switches," *Nature*, vol. 479, no. 7373, pp. 329–337, nov 2011.
- [142] A. Verhulst, D. Verreck, Q. Smets, K.-H. Kao, M. Van de Put, R. Rooyackers, B. Soree, A. Vandooren, K. De Meyer, G. Groeseneken, M. Heyns, A. Mocuta, N. Collaert, and A. V. Thean, "Perspective of tunnel-FET for future low-power technology nodes," in 2014 IEEE

International Electron Devices Meeting, vol. 2015-Feb., no. February. IEEE, dec 2014, pp. 30.2.1–30.2.4.

- [143] W. G. Vandenberghe, A. S. Verhulst, B. Sorée, W. Magnus, G. Groeseneken, Q. Smets, M. Heyns, and M. V. Fischetti, "Figure of merit for and identification of sub-60 mV/decade devices," *Applied Physics Letters*, vol. 102, no. 1, p. 013510, jan 2013.
- [144] Yingxin Qiu, Runsheng Wang, Qianqian Huang, and Ru Huang, "A Comparative Study on the Impacts of Interface Traps on Tunneling FET and MOSFET," *IEEE Transactions on Electron Devices*, vol. 61, no. 5, pp. 1284–1291, may 2014.
- [145] R. N. Sajjad, W. Chern, J. L. Hoyt, and D. A. Antoniadis, "Trap Assisted Tunneling and Its Effect on Subthreshold Swing of Tunnel FETs," *IEEE Transactions on Electron Devices*, vol. 63, no. 11, pp. 4380–4387, nov 2016.
- [146] Q. Smets, A. S. Verhulst, E. Simoen, D. Gundlach, C. Richter, N. Collaert, and M. M. Heyns, "Calibration of Bulk Trap-Assisted Tunneling and ShockleyReadHall Currents and Impact on InGaAs Tunnel-FETs," *IEEE Transactions on Electron Devices*, vol. 64, no. 9, pp. 3622–3626, sep 2017.
- [147] A. Szabo, S. J. Koester, and M. Luisier, "Ab-initio simulation of van der waals MoTe<sub>2</sub>–SnS<sub>2</sub> heterotunneling fets for low-power electronics," *IEEE Electron Device Letters*, vol. 36, no. 5, pp. 514–516, 2015.
- [148] Á. Szabó, C. Klinkert, D. Campi, C. Stieger, N. Marzari, and M. Luisier, "Ab Initio Simulation of Band-to-Band Tunneling FETs With Single-and Few-Layer 2-D Materials as Channels," *IEEE Transactions on Electron Devices*, no. 99, pp. 1–8, 2018.
- [149] M.-h. Doan, Y. Jin, S. Adhikari, S. Lee, J. Zhao, S. C. Lim, and Y. H. Lee, "Charge Transport in MoS<sub>2</sub>/WSe<sub>2</sub> van der Waals Heterostructure with Tunable Inversion Layer," ACS Nano, vol. 11, no. 4, pp. 3832–3840, apr 2017.
- [150] T. Roy, M. Tosun, M. Hettick, G. H. Ahn, C. Hu, and A. Javey, "2D-2D tunneling field-effect transistors using WSe<sub>2</sub>/SnSe<sub>2</sub> heterostructures," *Applied Physics Letters*, vol. 108, no. 8, p. 083111, feb 2016.
- [151] R. Zhou, V. Ostwal, and J. Appenzeller, "Vertical versus Lateral Two-Dimensional Heterostructures: On the Topic of Atomically Abrupt p/n-Junctions," *Nano Letters*, vol. 17, no. 8, pp. 4787–4792, aug 2017.
- [152] W. Cao, J. Kang, and K. Banerjee, "(Invited) 2D/3D Tunnel-FET: Toward Green Transistors and Sensors," *ECS Transactions*, vol. 77, no. 5, pp. 185–189, apr 2017.
- [153] A. Nourbakhsh, A. Zubair, M. S. Dresselhaus, and T. Palacios, "Transport properties of a MoS<sub>2</sub>/WSe<sub>2</sub> heterojunction transistor and its potential for application," *Nano letters*, vol. 16, no. 2, pp. 1359–1366, 2016.
- [154] J. Shim, S. Oh, D.-h. Kang, S.-h. Jo, M. H. Ali, W.-y. Choi, K. Heo, J. Jeon, S. Lee, M. Kim, Y. J. Song, and J.-h. Park, "Phosphorene/rhenium disulfide heterojunction-based negative differential resistance device for multi-valued logic," *Nature Communications*, vol. 7, no. 1, p. 13413, dec 2016.
- [155] Y. Du, L. Yang, H. Liu, and P. D. Ye, "Contact research strategy for emerging molybdenum disulfide and other two-dimensional field-effect transistors," *APL Materials*, vol. 2, no. 9, p. 092510, sep 2014.
- [156] A. Nourbakhsh, A. Zubair, S. Joglekar, M. Dresselhaus, and T. Palacios, "Subthreshold swing improvement in MoS<sub>2</sub> transistors by the negative-capacitance effect in a ferroelectric Al-doped-HfO<sub>2</sub>/HfO<sub>2</sub> gate dielectric stack," *Nanoscale*, vol. 9, no. 18, pp. 6122–6127, 2017.
- [157] F. A. McGuire, Y. C. Lin, K. Price, G. B. Rayner, S. Khandelwal, S. Salahuddin, and A. D. Franklin, "Sustained Sub-60 mV/decade switching via the negative capacitance effect in MoS<sub>2</sub> transistors," *Nano Letters*, vol. 17, no. 8, pp. 4801–4806, 2017.
- [158] M. Si, C. J. Su, C. Jiang, N. J. Conrad, H. Zhou, K. D. Maize, G. Qiu, C. T. Wu, A. Shakouri, M. A. Alam, and P. D. Ye, "Steepslope hysteresis-free negative capacitance MoS<sub>2</sub> transistors," *Nature Nanotechnology*, vol. 13, no. 1, pp. 24–28, 2018.
- [159] M. Si, C. Jiang, W. Chung, Y. Du, M. A. Alam, and P. D. Ye, "Steep-Slope WSe<sub>2</sub> Negative Capacitance Field-Effect Transistor," *Nano Letters*, vol. 18, no. 6, pp. 3682–3687, 2018.
- [160] S. Salahuddin and S. Datta, "Use of Negative Capacitance to Provide Voltage Amplification for Low Power Nanoscale Devices," *Nano Letters*, vol. 8, no. 2, pp. 405–410, feb 2008.
- [161] V. V. Zhirnov and R. K. Cavin, "Negative capacitance to the rescue?" *Nature Nanotechnology*, vol. 3, no. 2, pp. 77–78, feb 2008.
- [162] T. N. Theis and P. M. Solomon, "It's Time to Reinvent the Transistor!" Science, vol. 327, no. 5973, pp. 1600–1601, mar 2010.
- [163] A. M. Ionescu, "Negative capacitance gives a positive boost," *Nature nanotechnology*, vol. 13, no. 1, p. 7, 2018.
- [164] X. Wang, Y. Chen, G. Wu, D. Li, L. Tu, S. Sun, H. Shen, T. Lin, Y. Xiao, M. Tang, W. Hu, L. Liao, P. Zhou, J. Sun, X. Meng, J. Chu,

and J. Wang, "Two-dimensional negative capacitance transistor with polyvinylidene fluoride-based ferroelectric polymer gating," *npj 2D Materials and Applications*, vol. 1, no. 1, p. 38, 2017.

- [165] M. Si, C. Jiang, C.-J. Su, Y.-T. Tang, L. Yang, W. Chung, M. A. Alam, and P. D. Ye, "Sub-60 mV/dec ferroelectric HZO MoS<sub>2</sub> negative capacitance field-effect transistor with internal metal gate: The role of parasitic capacitance," in 2017 IEEE International Electron Devices Meeting (IEDM), vol. 6. IEEE, dec 2017, pp. 23.5.1–23.5.4.
- [166] E. Ko, H. Lee, Y. Goh, S. Jeon, and C. Shin, "Sub-60-mV/decade Negative Capacitance FinFET with Sub-10-nm Hafnium-Based Ferroelectric Capacitor," *IEEE Journal of the Electron Devices Society*, vol. 5, no. 5, pp. 306–309, 2017.
- [167] M. H. Lee, P. G. Chen, S. T. Fan, C. Y. Kuo, H. H. Chen, S. S. Gu, Y. C. Chou, C. H. Tang, R. C. Hong, Z. Y. Wang, M. H. Liao, K. S. Li, M. C. Chen, and C. W. Liu, "Negative capacitance FETs with steep switching by ferroelectric Hf-based oxide," 2017 International Symposium on VLSI Technology, Systems and Application, VLSI-TSA 2017, vol. 35, no. 2, pp. 6–7, 2017.
- [168] A. Sharma and K. Roy, "Design Space Exploration of Hysteresis-Free HfZrOx-Based Negative Capacitance FETs," *IEEE Electron Device Letters*, vol. 38, no. 8, pp. 1165–1167, 2017.
- [169] M. Si, P. Y. Liao, G. Qiu, Y. Duan, and P. D. Ye, "Ferroelectric Field-Effect Transistors Based on MoS<sub>2</sub> and CuInP<sub>2</sub>S<sub>6</sub> Two-Dimensional van der Waals Heterostructure," ACS Nano, vol. 12, no. 7, pp. 6700– 6705, 2018.
- [170] J. Jo and C. Shin, "Negative Capacitance Field Effect Transistor With Hysteresis-Free Sub-60-mV/Decade Switching," *IEEE Electron Device Letters*, vol. 37, no. 3, pp. 245–248, mar 2016.
- [171] A. Saeidi, F. Jazaeri, F. Bellando, I. Stolichnov, C. C. Enz, and A. M. Ionescu, "Negative capacitance field effect transistors; Capacitance matching and non-hysteretic operation," *European Solid-State Device Research Conference*, pp. 78–81, 2017.
- [172] X. Li, M. S. Kim, S. George, A. Aziz, M. Jerry, N. Shukla, J. Sampson, S. Gupta, S. Datta, and V. Narayanan, "Emerging Steep-Slope Devices and Circuits: Opportunities and Challenges," in *Beyond-CMOS Technologies for Next Generation Computer Design*. Springer, 2019, pp. 195–230.
- [173] G. Pahwa, T. Dutta, A. Agarwal, and Y. S. Chauhan, "Physical Insights on Negative Capacitance Transistors in Nonhysteresis and Hysteresis Regimes: MFMIS Versus MFIS Structures," *IEEE Transactions on Electron Devices*, vol. 65, no. 3, pp. 867–873, 2018.
- [174] A. M. Ionescu, "Negative capacitance gives a positive boost," *Nature Nanotechnology*, vol. 13, no. 1, pp. 7–8, jan 2018.
- [175] J.-S. Yuan, J. Lin, Q. Alasad, and S. Taheri, "Ultra-Low-Power Design and Hardware Security Using Emerging Technologies for Internet of Things," *Electronics*, vol. 6, no. 3, p. 67, 2017.
- [176] S. K. Samal, S. Khandelwal, A. I. Khan, S. Salahuddin, C. Hu, and S. K. Lim, "Full chip power benefits with negative capacitance FETs," in *Low Power Electronics and Design (ISLPED, 2017 IEEE/ACM International Symposium on.* IEEE, 2017, pp. 1–6.
- [177] M. Alioto, "Near-Threshold Digital Circuits for Nearly-Minimum Energy Processing," in *Enabling the Internet of Things*. Springer, 2017, pp. 95–148.
- [178] K. Tiong, P. Liao, C. Ho, and Y. Huang, "Growth and characterization of rhenium-doped MoS<sub>2</sub> single crystals," *Journal of crystal growth*, vol. 205, no. 4, pp. 543–547, 1999.
- [179] T. Hallam, S. Monaghan, F. Gity, L. Ansari, M. Schmidt, C. Downing, C. P. Cullen, V. Nicolosi, P. K. Hurley, and G. S. Duesberg, "Rheniumdoped MoS<sub>2</sub> films," *Applied Physics Letters*, vol. 111, no. 20, p. 203101, 2017.
- [180] J. Suh, T.-E. Park, D.-Y. Lin, D. Fu, J. Park, H. J. Jung, Y. Chen, C. Ko, C. Jang, Y. Sun *et al.*, "Doping against the native propensity of MoS<sub>2</sub>: degenerate hole doping by cation substitution," *Nano letters*, vol. 14, no. 12, pp. 6976–6982, 2014.
- [181] K. Dolui, I. Rungger, C. D. Pemmaraju, and S. Sanvito, "Possible doping strategies for MoS<sub>2</sub> monolayers: An *ab-initio* study," *Physical Review B*, vol. 88, no. 7, p. 075420, 2013.
- [182] M. R. Laskar, D. N. Nath, L. Ma, E. W. Lee, C. H. Lee, T. Kent, Z. Yang, R. Mishra, M. A. Roldan, J.-C. Idrobo *et al.*, "*P*-type doping of MoS<sub>2</sub> thin films using Nb," *Applied Physics Letters*, vol. 104, no. 9, p. 092104, 2014.
- [183] G. V. Resta, S. Sutar, Y. Blaji, D. Lin, P. Raghavan, I. Radu, F. Catthoor, A. Thean, P.-E. Gaillardon, and G. De Micheli, "Polarity control in WSe<sub>2</sub> double-gate transistors," *Scientific Reports*, vol. 6, 2016.
- [184] P.-E. Gaillardon, L. Amaru, J. Zhang, and G. De Micheli, "Advanced system on a chip design based on controllable-polarity FETs," in

*Proceedings of the conference on Design, Automation & Test in Europe.* European Design and Automation Association, 2014, p. 235.

- [185] G. V. Resta, P.-E. Gaillardon, and G. De Micheli, "Functionality-Enhanced Devices: From Transistors to Circuit-Level Opportunities," in *Beyond-CMOS Technologies for Next Generation Computer Design*. Springer, 2019, pp. 21–42.
- [186] J. Zhang, M. D. Marchi, P. Gaillardon, and G. D. Micheli, "A Schottkybarrier silicon FinFET with 6.0 mV/dec Subthreshold Slope over 5 decades of current," in 2014 IEEE International Electron Devices Meeting, 2014, pp. 13.4.1–13.4.4.
- [187] W. Liu, J. Kang, D. Sarkar, Y. Khatami, D. Jena, and K. Banerjee, "Role of metal contacts in designing high-performance monolayer *n*type WSe<sub>2</sub> field effect transistors," *Nano letters*, vol. 13, no. 5, pp. 1983–1990, 2013.
- [188] V. Podzorov, M. Gershenson, C. Kloc, R. Zeis, and E. Bucher, "Highmobility field-effect transistors based on transition metal dichalcogenides," *Applied Physics Letters*, vol. 84, no. 17, pp. 3301–3303, 2004.
- [189] H. C. Movva, A. Rai, S. Kang, K. Kim, B. Fallahazad, T. Taniguchi, K. Watanabe, E. Tutuc, and S. K. Banerjee, "High-mobility holes in dual-gated WSe<sub>2</sub> field-effect transistors," *ACS nano*, vol. 9, no. 10, pp. 10402–10410, 2015.
- [190] H.-J. Chuang, X. Tan, N. J. Ghimire, M. M. Perera, B. Chamlagain, M. M.-C. Cheng, J. Yan, D. Mandrus, D. Tománek, and Z. Zhou, "High mobility WSe<sub>2</sub> p-and n-type field-effect transistors contacted by highly doped graphene for low-resistance contacts," *Nano letters*, vol. 14, no. 6, pp. 3594–3601, 2014.
- [191] M. Luisier, A. Szabo, C. Stieger, C. Klinkert, S. Brück, A. Jain, and L. Novotny, "First-principles simulations of 2-D semiconductor devices: Mobility, IV characteristics, and contact resistance," in *Electron Devices Meeting (IEDM), 2016 IEEE International.* IEEE, 2016, pp. 5–4.
- [192] T. A. Ameen, H. Ilatikhameneh, G. Klimeck, and R. Rahman, "Fewlayer phosphorene: An ideal 2D material for tunnel transistors," *Scientific reports*, vol. 6, p. 28515, 2016.
- [193] G. V. Resta, T. Agarwal, D. Lin, I. P. Radu, F. Catthoor, P.-E. Gaillardon, and G. De Micheli, "Scaling trends and performance evaluation of 2-dimensional polarity-controllable FETs," *Scientific Reports*, vol. 7, 2017.
- [194] G. V. Resta, J. R. Gonzalez, Y. Balaji, T. Agarwal, D. Lin, F. Catthor, I. P. Radu, G. D. Micheli, and P. Gaillardon, "Towards highperformance polarity-controllable FETs with 2D materials," in 2018 Design, Automation Test in Europe Conference Exhibition (DATE), March 2018, pp. 637–641.
- [195] T. Björkman, A. Gulans, A. V. Krasheninnikov, and R. M. Nieminen, "van der waals bonding in layered compounds from advanced densityfunctional first-principles calculations," *Physical review letters*, vol. 108, no. 23, p. 235502, 2012.
- [196] S. Datta, "Nanoscale device modeling: the greens function method," Superlattices and microstructures, vol. 28, no. 4, pp. 253–278, 2000.
- [197] Á. Szabó, R. Rhyner, and M. Luisier, "Ab initio simulation of singleand few-layer MoS<sub>2</sub> transistors: Effect of electron-phonon scattering," *Physical Review B*, vol. 92, no. 3, p. 035435, 2015.
- [198] R. B. Salazar, H. Ilatikhameneh, R. Rahman, G. Klimeck, and J. Appenzeller, "A predictive analytic model for high-performance tunneling field-effect transistors approaching non-equilibrium green's function simulations," *Journal of Applied Physics*, vol. 118, no. 16, p. 164305, 2015.
- [199] C. Lee, B. Cline, S. Sinha, G. Yeric, and H. P. Wong, "32-bit Processor core at 5-nm technology: Analysis of transistor and interconnect impact on VLSI system performance," in 2016 IEEE International Electron Devices Meeting (IEDM), Dec 2016, pp. 28.3.1–28.3.4.
- [200] S. V. Suryavanshi and E. Pop, "S2DS: Physics-based compact model for circuit simulation of two-dimensional semiconductor devices including non-idealities," *Journal of Applied Physics*, vol. 120, no. 22, p. 224503, 2016.
- [201] T. k. Agarwal, B. Soree, I. Radu, P. Raghavan, G. Iannaccone, G. Fiori, W. Dehaene, and M. Heyns, "Material-Device-Circuit Co-optimization of 2D Material based FETs for Ultra-Scaled Technology Nodes," *Scientific Reports*, vol. 7, no. 1, p. 5016, 2017.
- [202] L. Wang, Y. Li, X. Feng, K.-W. Ang, X. Gong, A. V.-Y. Thean, and G. Liang, "A surface potential based compact model for twodimensional field effect transistors with disorders induced transition behaviors," *Journal of Applied Physics*, vol. 124, no. 3, p. 034302, 2018.
- [203] "Two-dimensional heterojunction interlayer tunneling field effect transistors (thin-tfets), author=Li, Mingda Oscar and Esseni, David and

Nahas, Joseph J and Jena, Debdeep and Xing, Huili Grace, journal=IEEE Journal of the Electron Devices Society, volume=3, number=3, pages=200–207, year=2015, publisher=IEEE."

- [204] H. Ilatikhameneh, Y. Tan, B. Novakovic, G. Klimeck, R. Rahman, and J. Appenzeller, "Tunnel field-effect transistors in 2-D transition metal dichalcogenide materials," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits*, vol. 1, pp. 12–18, 2015.
- [205] H. Ilatikhameneh, F. W. Chen, R. Rahman, and G. Klimeck, "Electrically doped 2D material tunnel transistor," in *Computational Electronics (IWCE)*, 2015 International Workshop on. IEEE, 2015, pp. 1–3.
- [206] H. Ilatikhameneh, G. Klimeck, and R. Rahman, "Can homojunction tunnel FETs scale below 10 nm?" *IEEE Electron Device Letters*, vol. 37, no. 1, pp. 115–118, 2016.
- [207] D. E. Nikonov and I. A. Young, "Benchmarking of beyond-CMOS exploratory devices for logic integrated circuits," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits*, vol. 1, pp. 3–11, 2015.
- [208] M. M. Shulaker, G. Hills, R. S. Park, R. T. Howe, K. Saraswat, H.-S. P. Wong, and S. Mitra, "Three-dimensional integration of nanotechnologies for computing and data storage on a single chip," *Nature*, vol. 547, no. 7661, p. 74, 2017.



Giovanni V. Resta (Student Member, IEEE) received his B.Sc. degree in electronic engineering from the University of Pisa, Italy, in 2011 and his joint M.Sc. degree in nanotechnologies for information and communication technologies from Politecnico di Torino (Italy), Grenoble INP (France) and EPFL (Switzerland) in 2015. He is currently pursuing a Ph.D. degree in microtechnologies at the Integrated System Laboratory (LSI) at EPFL, Switzerland.

His research interest include 2D materials for novel electronic devices and beyond-CMOS technologies.



materials.



Alessandra Leonhardt received the B.S. degree in computer engineering from the Federal University of Rio Grande do Sul, Porto Alegre, Brazil, in 2014, and the M.S. degree in electrical engineering from the University of Campinas, Campinas, Brazil, in 2016.

She is currently pursuing the Ph.D. degree with the chemistry department, KULeuven in collaboration with IMEC, Belgium. She is involved in experimental studies in transfer and doping, as well as physical and electrical characterization of 2D

Yashwanth Balaji received the B.E. degree in electronics and instrumentation engineering from Anna University, Chennai, India, in 2013 and the M.Sc. degree in Nanoscience and Nanotechnology from KU Leuven, Belgium, in 2015.

He is currently pursuing the Ph.D. degree with the department of electrical engineering, KULeuven in collaboration with IMEC, Belgium, focusing on 2D materials-based heterostructures for electronic applications.



Stefan De Gendt (Senior Member, IEEE) received his B.S., M.S. and PhD (1996) degree in Science from the University of Antwerp, Belgium. Since 1996 he is employed at imec, Belgium, currently as Scientific Director responsible for exploratory materials and processes. He is also part-time (since 2003) full professor at the Katholieke Universiteit Leuven, Belgium.

His research interests include semiconductor cleaning and passivation, thin film low and high-k dielectrics and photoresists, 2D materials, including

processing and characterization. He co-authored more than 800 publications (journal and proceedings) and holds several patents in semiconductor relevant fields.



**Pierre-Emmanuel Gaillardon** (S10M11SM16) (Senior Member, IEEE) received the Degree in electrical engineering from CPE-Lyon, France, in 2008, the M.Sc. degree in electrical engineering from INSA, Lyon, France, in 2008, and the Ph.D. degree in electrical engineering from CEA-LETI, Grenoble, France, and the University of Lyon, France, in 2011. He was a Research Associate with the Laboratory of Integrated Systems (Prof. De Micheli), Swiss Federal Institute of Technology (EPFL), Lausanne, Switzerland, and a Visiting

Research Associate with Stanford University, Palo Alto, CA, USA. He was a Research Assistant with CEA-LETI. He is currently an Assistant Professor with the Electrical and Computer Engineering Department, The University of Utah, Salt Lake City, UT, USA. He is also an Adjunct Assistant Professor with the School of Computing, The University of Utah, where he leads the Laboratory for NanoIntegrated Systems.

His research activities and interests are currently focused on the development of novel computing systems exploiting emerging device technologies and novel EDA techniques. He was a recipient of the C-Innov 2011 Best Thesis Award, the Nanoarch 2012 Best Paper Award, the BSF 2017 Prof. Pazy Memorial Research Award, the 2017 NSF CAREER Award, and the 2018 IEEE CEDA Pederson Award. He is an Associate Editor of the IEEE TRANSACTIONS ON NANOTECHNOLOGY. He has been serving as a TPC member for many conferences, including the DATE 20152019, the DAC 20162018, and the Nanoarch 20122017, and is a reviewer for several journals and funding agencies. He served as a Topic Co-Chair Emerging Technologies for Future Memories for the DATE 20172019.



**Giovanni De Micheli** (Fellow, IEEE) is Professor and Director of the Institute of Electrical Engineering, cole Polytechnique Fdderale de Lausanne (EPFL), Lausanne, Switzerland. Previously, he was Professor of Electrical Engineering at Stanford University. He holds a Nuclear Engineer degree (Politecnico di Milano, 1979), a M.S. and a Ph.D. degree in Electrical Engineering and Computer Science (University of California at Berkeley, 1980 and 1983).

His research interests include several aspects of design technologies for integrated circuits and systems, such as synthesis for emerging technologies, networks on chips, and 3-D integration.

Prof. De Micheli is a Fellow of the Association for Computing Machinery (ACM) and a member of the Academia Europaea and an International Honorary member of the American Academy of Arts and Sciences. He is the recipient of the 2016 IEEE/CS Harry Goode award for seminal contributions to design and design tools of networks on chips, the 2016 EDAA Lifetime Achievement Award, the 2012 IEEE/CAS Mac Van Valkenburg award for contributions to theory, practice, and experimentation in design methods and tools, the 2003 IEEE Emanuel Piore Award for contributions to computer-aided synthesis of digital systems, and the D. Pederson Award for the best paper in the IEEE Transactions on Computer-Aided Design and ICAS in 1987 and 2018.